Message ID | 1484832316-5594-4-git-send-email-cedric.madianga@gmail.com (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
On Thu, Jan 19, 2017 at 02:25:14PM +0100, M'boumba Cedric Madianga wrote: > This patch adds I2C1 support for STM32F429 SoC > > Signed-off-by: Patrice Chotard <patrice.chotard@st.com> > Signed-off-by: M'boumba Cedric Madianga <cedric.madianga@gmail.com> Note that patches 3-5 should go via stm-tree or arm-soc. Rather not i2c.
2017-01-25 21:25 GMT+01:00 Wolfram Sang <wsa@the-dreams.de>: > On Thu, Jan 19, 2017 at 02:25:14PM +0100, M'boumba Cedric Madianga wrote: >> This patch adds I2C1 support for STM32F429 SoC >> >> Signed-off-by: Patrice Chotard <patrice.chotard@st.com> >> Signed-off-by: M'boumba Cedric Madianga <cedric.madianga@gmail.com> > > Note that patches 3-5 should go via stm-tree or arm-soc. Rather not i2c. Ok fine. These patches will be applied in STM32 git tree. Thanks
diff --git a/arch/arm/boot/dts/stm32f429.dtsi b/arch/arm/boot/dts/stm32f429.dtsi index e4dae0e..5b063e9 100644 --- a/arch/arm/boot/dts/stm32f429.dtsi +++ b/arch/arm/boot/dts/stm32f429.dtsi @@ -48,6 +48,7 @@ #include "skeleton.dtsi" #include "armv7-m.dtsi" #include <dt-bindings/pinctrl/stm32f429-pinfunc.h> +#include <dt-bindings/mfd/stm32f4-rcc.h> / { clocks { @@ -153,6 +154,18 @@ status = "disabled"; }; + i2c1: i2c@40005400 { + compatible = "st,stm32f4-i2c"; + reg = <0x40005400 0x400>; + interrupts = <31>, + <32>; + resets = <&rcc STM32F4_APB1_RESET(I2C1)>; + clocks = <&rcc 0 STM32F4_APB1_CLOCK(I2C1)>; + #address-cells = <1>; + #size-cells = <0>; + status = "disabled"; + }; + usart7: serial@40007800 { compatible = "st,stm32-usart", "st,stm32-uart"; reg = <0x40007800 0x400>; @@ -355,6 +368,16 @@ slew-rate = <2>; }; }; + + i2c1_pins_b: i2c1@0 { + pins { + pinmux = <STM32F429_PB9_FUNC_I2C1_SDA>, + <STM32F429_PB6_FUNC_I2C1_SCL>; + bias-disable; + drive-open-drain; + slew-rate = <3>; + }; + }; }; rcc: rcc@40023810 {