Message ID | 94f1d92f502b64669467c467038c3aa766b312ad.1485295905.git.stillcompiling@gmail.com (mailing list archive) |
---|---|
State | Superseded, archived |
Headers | show |
Hi Joshua, On Tue, 24 Jan 2017 14:19:33 -0800 Joshua Clayton stillcompiling@gmail.com wrote: ... >+static int cyclonespi_write(struct fpga_manager *mgr, const char *buf, >+ size_t count) >+{ >+ struct cyclonespi_conf *conf = (struct cyclonespi_conf *)mgr->priv; >+ const char *fw_data = buf; >+ const char *fw_data_end = fw_data + count; >+ >+ while (fw_data < fw_data_end) { >+ int ret; >+ size_t stride = min(fw_data_end - fw_data, SZ_4K); >+ >+ rev_buf(fw_data, stride); Can we make rev_buf() optional here? I've tested this driver with Stratix-V FPGA using orion_spi driver. It works without swapping the data. Thanks, Anatolij -- To unsubscribe from this list: send the line "unsubscribe linux-fpga" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html
On Wed, Feb 15, 2017 at 9:26 AM, Anatolij Gustschin <agust@denx.de> wrote: > Hi Joshua, > > On Tue, 24 Jan 2017 14:19:33 -0800 > Joshua Clayton stillcompiling@gmail.com wrote: > ... >>+static int cyclonespi_write(struct fpga_manager *mgr, const char *buf, >>+ size_t count) >>+{ >>+ struct cyclonespi_conf *conf = (struct cyclonespi_conf *)mgr->priv; >>+ const char *fw_data = buf; >>+ const char *fw_data_end = fw_data + count; >>+ >>+ while (fw_data < fw_data_end) { >>+ int ret; >>+ size_t stride = min(fw_data_end - fw_data, SZ_4K); >>+ >>+ rev_buf(fw_data, stride); > > Can we make rev_buf() optional here? I've tested this driver with > Stratix-V FPGA using orion_spi driver. It works without swapping > the data. I replied earlier, but something in my email settings bounced. The way to make it optional is to add a bit to the flags of the fpga_image_info struct. Alan > > Thanks, > Anatolij -- To unsubscribe from this list: send the line "unsubscribe linux-fpga" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html
On 02/15/2017 09:14 AM, Alan Tull wrote: > On Wed, Feb 15, 2017 at 9:26 AM, Anatolij Gustschin <agust@denx.de> wrote: >> Hi Joshua, >> >> On Tue, 24 Jan 2017 14:19:33 -0800 >> Joshua Clayton stillcompiling@gmail.com wrote: >> ... >>> +static int cyclonespi_write(struct fpga_manager *mgr, const char *buf, >>> + size_t count) >>> +{ >>> + struct cyclonespi_conf *conf = (struct cyclonespi_conf *)mgr->priv; >>> + const char *fw_data = buf; >>> + const char *fw_data_end = fw_data + count; >>> + >>> + while (fw_data < fw_data_end) { >>> + int ret; >>> + size_t stride = min(fw_data_end - fw_data, SZ_4K); >>> + >>> + rev_buf(fw_data, stride); >> Can we make rev_buf() optional here? I've tested this driver with >> Stratix-V FPGA using orion_spi driver. It works without swapping >> the data. Thanks for testing! I'd be happy to make it an optional feature, rather than integral. > I replied earlier, but something in my email settings bounced. > > The way to make it optional is to add a bit to the flags of the > fpga_image_info struct. > > Alan OK. > >> Thanks, >> Anatolij -- To unsubscribe from this list: send the line "unsubscribe linux-fpga" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html
Hi, I just wanted to let you know that I got this driver working with an Altera Arria 10 FPGA with this changes. Maybe the driver could be generalized to also support the Arria 10 in the future? Regards, Bastian -- To unsubscribe from this list: send the line "unsubscribe linux-fpga" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html
On Thu, Apr 13, 2017 at 8:29 AM, Bastian Stender <bst@pengutronix.de> wrote: > Hi, > > I just wanted to let you know that I got this driver working with an > Altera Arria 10 FPGA with this changes. > > Maybe the driver could be generalized to also support the Arria 10 in > the future? > > Regards, > Bastian Well if you can't runtime detect which one you're looking at, I'd suggest to add a compatible = "altr,fpga-arria10-passive-serial" or whatever to this part and then use the .pdata to set a flag in your driver private data. static const struct of_device_id of_ef_match[] = { { .compatible = "altr,fpga-passive-serial", }, + { .compatible = "altr,fpga-arria10-passive-serial", .pdata = FOO }, {} Cheers Moritz -- To unsubscribe from this list: send the line "unsubscribe linux-fpga" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html
Moritz, On 04/13/2017 09:23 AM, Moritz Fischer wrote: > On Thu, Apr 13, 2017 at 8:29 AM, Bastian Stender <bst@pengutronix.de> wrote: >> Hi, >> >> I just wanted to let you know that I got this driver working with an >> Altera Arria 10 FPGA with this changes. >> >> Maybe the driver could be generalized to also support the Arria 10 in >> the future? >> >> Regards, >> Bastian > Well if you can't runtime detect which one you're looking at, I'd suggest to > add a compatible = "altr,fpga-arria10-passive-serial" or whatever to this > part and then use the .pdata to set a flag in your driver private data. > > static const struct of_device_id of_ef_match[] = { > { .compatible = "altr,fpga-passive-serial", }, > + { .compatible = "altr,fpga-arria10-passive-serial", .pdata = FOO }, > {} > > Cheers > > Moritz Good thoughts, thanks. I'll see if I can integrate these items in a sane way. I have an unrelated software release happening this week at work, so it will be next week at the earliest. Joshua -- To unsubscribe from this list: send the line "unsubscribe linux-fpga" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html
diff --git a/drivers/fpga/Kconfig b/drivers/fpga/Kconfig index ce861a2..e6c032d 100644 --- a/drivers/fpga/Kconfig +++ b/drivers/fpga/Kconfig @@ -20,6 +20,13 @@ config FPGA_REGION FPGA Regions allow loading FPGA images under control of the Device Tree. +config FPGA_MGR_CYCLONE_PS_SPI + tristate "Altera Cyclone FPGA Passive Serial over SPI" + depends on SPI + help + FPGA manager driver support for Altera Cyclone using the + passive serial interface over SPI + config FPGA_MGR_SOCFPGA tristate "Altera SOCFPGA FPGA Manager" depends on ARCH_SOCFPGA || COMPILE_TEST diff --git a/drivers/fpga/Makefile b/drivers/fpga/Makefile index 8df07bc..a112bef 100644 --- a/drivers/fpga/Makefile +++ b/drivers/fpga/Makefile @@ -6,6 +6,7 @@ obj-$(CONFIG_FPGA) += fpga-mgr.o # FPGA Manager Drivers +obj-$(CONFIG_FPGA_MGR_CYCLONE_PS_SPI) += cyclone-ps-spi.o obj-$(CONFIG_FPGA_MGR_SOCFPGA) += socfpga.o obj-$(CONFIG_FPGA_MGR_SOCFPGA_A10) += socfpga-a10.o obj-$(CONFIG_FPGA_MGR_ZYNQ_FPGA) += zynq-fpga.o diff --git a/drivers/fpga/cyclone-ps-spi.c b/drivers/fpga/cyclone-ps-spi.c new file mode 100644 index 0000000..56c3853 --- /dev/null +++ b/drivers/fpga/cyclone-ps-spi.c @@ -0,0 +1,185 @@ +/** + * Altera Cyclone Passive Serial SPI Driver + * + * Copyright (c) 2017 United Western Technologies, Corporation + * + * Joshua Clayton <stillcompiling@gmail.com> + * + * Manage Altera FPGA firmware that is loaded over spi using the passive + * serial configuration method. + * Firmware must be in binary "rbf" format. + * Works on Cyclone V. Should work on cyclone series. + * May work on other Altera FPGAs. + * + */ + +#include <linux/bitrev.h> +#include <linux/delay.h> +#include <linux/fpga/fpga-mgr.h> +#include <linux/gpio/consumer.h> +#include <linux/module.h> +#include <linux/of_gpio.h> +#include <linux/spi/spi.h> +#include <linux/sizes.h> + +#define FPGA_RESET_TIME 50 /* time in usecs to trigger FPGA config */ +#define FPGA_MIN_DELAY 50 /* min usecs to wait for config status */ +#define FPGA_MAX_DELAY 1000 /* max usecs to wait for config status */ + +struct cyclonespi_conf { + struct gpio_desc *config; + struct gpio_desc *status; + struct spi_device *spi; +}; + +static const struct of_device_id of_ef_match[] = { + { .compatible = "altr,fpga-passive-serial", }, + {} +}; +MODULE_DEVICE_TABLE(of, of_ef_match); + +static enum fpga_mgr_states cyclonespi_state(struct fpga_manager *mgr) +{ + struct cyclonespi_conf *conf = (struct cyclonespi_conf *)mgr->priv; + + if (gpiod_get_value(conf->status)) + return FPGA_MGR_STATE_RESET; + + return FPGA_MGR_STATE_UNKNOWN; +} + +static int cyclonespi_write_init(struct fpga_manager *mgr, + struct fpga_image_info *info, + const char *buf, size_t count) +{ + struct cyclonespi_conf *conf = (struct cyclonespi_conf *)mgr->priv; + int i; + + if (info->flags & FPGA_MGR_PARTIAL_RECONFIG) { + dev_err(&mgr->dev, "Partial reconfiguration not supported.\n"); + return -EINVAL; + } + + gpiod_set_value(conf->config, 1); + usleep_range(FPGA_RESET_TIME, FPGA_RESET_TIME + 20); + if (!gpiod_get_value(conf->status)) { + dev_err(&mgr->dev, "Status pin failed to show a reset\n"); + return -EIO; + } + + gpiod_set_value(conf->config, 0); + for (i = 0; i < (FPGA_MAX_DELAY / FPGA_MIN_DELAY); i++) { + usleep_range(FPGA_MIN_DELAY, FPGA_MIN_DELAY + 20); + if (!gpiod_get_value(conf->status)) + return 0; + } + + dev_err(&mgr->dev, "Status pin not ready.\n"); + return -EIO; +} + +static void rev_buf(char *buf, size_t len) +{ + const char *fw_end = (buf + len); + + /* set buffer to lsb first */ + while (buf < fw_end) { + *buf = bitrev8(*buf); + buf++; + } +} + +static int cyclonespi_write(struct fpga_manager *mgr, const char *buf, + size_t count) +{ + struct cyclonespi_conf *conf = (struct cyclonespi_conf *)mgr->priv; + const char *fw_data = buf; + const char *fw_data_end = fw_data + count; + + while (fw_data < fw_data_end) { + int ret; + size_t stride = min(fw_data_end - fw_data, SZ_4K); + + rev_buf(fw_data, stride); + ret = spi_write(conf->spi, fw_data, stride); + if (ret) { + dev_err(&mgr->dev, "spi error in firmware write: %d\n", + ret); + return ret; + } + fw_data += stride; + } + + return 0; +} + +static int cyclonespi_write_complete(struct fpga_manager *mgr, + struct fpga_image_info *info) +{ + struct cyclonespi_conf *conf = (struct cyclonespi_conf *)mgr->priv; + + if (gpiod_get_value(conf->status)) { + dev_err(&mgr->dev, "Error during configuration.\n"); + return -EIO; + } + + return 0; +} + +static const struct fpga_manager_ops cyclonespi_ops = { + .state = cyclonespi_state, + .write_init = cyclonespi_write_init, + .write = cyclonespi_write, + .write_complete = cyclonespi_write_complete, +}; + +static int cyclonespi_probe(struct spi_device *spi) +{ + struct cyclonespi_conf *conf = devm_kzalloc(&spi->dev, sizeof(*conf), + GFP_KERNEL); + + if (!conf) + return -ENOMEM; + + conf->spi = spi; + conf->config = devm_gpiod_get(&spi->dev, "nconfig", GPIOD_OUT_HIGH); + if (IS_ERR(conf->config)) { + dev_err(&spi->dev, "Failed to get config gpio: %ld\n", + PTR_ERR(conf->config)); + return PTR_ERR(conf->config); + } + + conf->status = devm_gpiod_get(&spi->dev, "nstat", GPIOD_IN); + if (IS_ERR(conf->status)) { + dev_err(&spi->dev, "Failed to get status gpio: %ld\n", + PTR_ERR(conf->status)); + return PTR_ERR(conf->status); + } + + return fpga_mgr_register(&spi->dev, + "Altera Cyclone PS SPI FPGA Manager", + &cyclonespi_ops, conf); +} + +static int cyclonespi_remove(struct spi_device *spi) +{ + fpga_mgr_unregister(&spi->dev); + + return 0; +} + +static struct spi_driver cyclonespi_driver = { + .driver = { + .name = "cyclone-ps-spi", + .owner = THIS_MODULE, + .of_match_table = of_match_ptr(of_ef_match), + }, + .probe = cyclonespi_probe, + .remove = cyclonespi_remove, +}; + +module_spi_driver(cyclonespi_driver) + +MODULE_LICENSE("GPL"); +MODULE_AUTHOR("Joshua Clayton <stillcompiling@gmail.com>"); +MODULE_DESCRIPTION("Module to load Altera FPGA firmware over spi");
cyclone-ps-spi loads FPGA firmware over spi, using the "passive serial" interface on Altera Cyclone FPGAS. This is one of the simpler ways to set up an FPGA at runtime. The signal interface is close to unidirectional spi with lsb first. Signed-off-by: Joshua Clayton <stillcompiling@gmail.com> --- drivers/fpga/Kconfig | 7 ++ drivers/fpga/Makefile | 1 + drivers/fpga/cyclone-ps-spi.c | 185 ++++++++++++++++++++++++++++++++++++++++++ 3 files changed, 193 insertions(+) create mode 100644 drivers/fpga/cyclone-ps-spi.c