diff mbox

[4/8] ARM: l2x0: add arm,ecc-enable property for aurora

Message ID 20170630145106.29820-5-jlu@pengutronix.de (mailing list archive)
State New, archived
Headers show

Commit Message

Jan Lübbe June 30, 2017, 2:51 p.m. UTC
From: Chris Packham <chris.packham@alliedtelesis.co.nz>

The aurora cache on the Marvell Armada-XP SoC supports ECC protection
for the L2 data arrays. Add a "arm,ecc-enable" device tree property
which can be used to enable this.

Signed-off-by: Chris Packham <chris.packham@alliedtelesis.co.nz>
[jlu@pengutronix.de: use aurora specific define AURORA_ACR_ECC_EN]
Signed-off-by: Jan Luebbe <jlu@pengutronix.de>
---
 Documentation/devicetree/bindings/arm/l2c2x0.txt | 2 ++
 arch/arm/mm/cache-l2x0.c                         | 7 +++++++
 2 files changed, 9 insertions(+)

Comments

Russell King (Oracle) June 30, 2017, 3 p.m. UTC | #1
On Fri, Jun 30, 2017 at 04:51:02PM +0200, Jan Luebbe wrote:
> From: Chris Packham <chris.packham@alliedtelesis.co.nz>
> 
> The aurora cache on the Marvell Armada-XP SoC supports ECC protection
> for the L2 data arrays. Add a "arm,ecc-enable" device tree property
> which can be used to enable this.
> 
> Signed-off-by: Chris Packham <chris.packham@alliedtelesis.co.nz>
> [jlu@pengutronix.de: use aurora specific define AURORA_ACR_ECC_EN]
> Signed-off-by: Jan Luebbe <jlu@pengutronix.de>
> ---
>  Documentation/devicetree/bindings/arm/l2c2x0.txt | 2 ++
>  arch/arm/mm/cache-l2x0.c                         | 7 +++++++
>  2 files changed, 9 insertions(+)
> 
> diff --git a/Documentation/devicetree/bindings/arm/l2c2x0.txt b/Documentation/devicetree/bindings/arm/l2c2x0.txt
> index d9650c1788f4..6316e673307a 100644
> --- a/Documentation/devicetree/bindings/arm/l2c2x0.txt
> +++ b/Documentation/devicetree/bindings/arm/l2c2x0.txt
> @@ -76,6 +76,8 @@ Optional properties:
>    specified to indicate that such transforms are precluded.
>  - arm,parity-enable : enable parity checking on the L2 cache (L220 or PL310).
>  - arm,parity-disable : disable parity checking on the L2 cache (L220 or PL310).
> +- arm,ecc-enable : enable ECC protection on the L2 cache
> +- arm,ecc-disable : disable ECC protection on the L2 cache

Why should this be prefixed by a vendor of "arm" ?
Chris Packham July 2, 2017, 10:02 p.m. UTC | #2
On 01/07/17 03:01, Russell King - ARM Linux wrote:
> On Fri, Jun 30, 2017 at 04:51:02PM +0200, Jan Luebbe wrote:
>> From: Chris Packham <chris.packham@alliedtelesis.co.nz>
>>
>> The aurora cache on the Marvell Armada-XP SoC supports ECC protection
>> for the L2 data arrays. Add a "arm,ecc-enable" device tree property
>> which can be used to enable this.
>>
>> Signed-off-by: Chris Packham <chris.packham@alliedtelesis.co.nz>
>> [jlu@pengutronix.de: use aurora specific define AURORA_ACR_ECC_EN]
>> Signed-off-by: Jan Luebbe <jlu@pengutronix.de>
>> ---
>>   Documentation/devicetree/bindings/arm/l2c2x0.txt | 2 ++
>>   arch/arm/mm/cache-l2x0.c                         | 7 +++++++
>>   2 files changed, 9 insertions(+)
>>
>> diff --git a/Documentation/devicetree/bindings/arm/l2c2x0.txt b/Documentation/devicetree/bindings/arm/l2c2x0.txt
>> index d9650c1788f4..6316e673307a 100644
>> --- a/Documentation/devicetree/bindings/arm/l2c2x0.txt
>> +++ b/Documentation/devicetree/bindings/arm/l2c2x0.txt
>> @@ -76,6 +76,8 @@ Optional properties:
>>     specified to indicate that such transforms are precluded.
>>   - arm,parity-enable : enable parity checking on the L2 cache (L220 or PL310).
>>   - arm,parity-disable : disable parity checking on the L2 cache (L220 or PL310).
>> +- arm,ecc-enable : enable ECC protection on the L2 cache
>> +- arm,ecc-disable : disable ECC protection on the L2 cache
> 
> Why should this be prefixed by a vendor of "arm" ?
> 

I was following the parity-enable example. But I'm guessing this should 
either be "aurora" or "marvell" any preference?
Gregory CLEMENT July 3, 2017, 1:01 p.m. UTC | #3
Hi Jan,
 
 On ven., juin 30 2017, Jan Luebbe <jlu@pengutronix.de> wrote:

> From: Chris Packham <chris.packham@alliedtelesis.co.nz>
>
> The aurora cache on the Marvell Armada-XP SoC supports ECC protection
> for the L2 data arrays. Add a "arm,ecc-enable" device tree property
> which can be used to enable this.
>
> Signed-off-by: Chris Packham <chris.packham@alliedtelesis.co.nz>
> [jlu@pengutronix.de: use aurora specific define AURORA_ACR_ECC_EN]
> Signed-off-by: Jan Luebbe <jlu@pengutronix.de>
> ---
>  Documentation/devicetree/bindings/arm/l2c2x0.txt | 2 ++
>  arch/arm/mm/cache-l2x0.c                         | 7 +++++++
>  2 files changed, 9 insertions(+)
>
> diff --git a/Documentation/devicetree/bindings/arm/l2c2x0.txt b/Documentation/devicetree/bindings/arm/l2c2x0.txt
> index d9650c1788f4..6316e673307a 100644
> --- a/Documentation/devicetree/bindings/arm/l2c2x0.txt
> +++ b/Documentation/devicetree/bindings/arm/l2c2x0.txt
> @@ -76,6 +76,8 @@ Optional properties:
>    specified to indicate that such transforms are precluded.
>  - arm,parity-enable : enable parity checking on the L2 cache (L220 or PL310).
>  - arm,parity-disable : disable parity checking on the L2 cache (L220 or PL310).
> +- arm,ecc-enable : enable ECC protection on the L2 cache
> +- arm,ecc-disable : disable ECC protection on the L2 cache
>  - arm,outer-sync-disable : disable the outer sync operation on the L2 cache.
>    Some core tiles, especially ARM PB11MPCore have a faulty L220 cache that
>    will randomly hang unless outer sync operations are disabled.
> diff --git a/arch/arm/mm/cache-l2x0.c b/arch/arm/mm/cache-l2x0.c
> index b70bee74750d..ea2a3dcc75a9 100644
> --- a/arch/arm/mm/cache-l2x0.c
> +++ b/arch/arm/mm/cache-l2x0.c
> @@ -1505,6 +1505,13 @@ static void __init aurora_of_parse(const struct device_node *np,
>  		mask |= AURORA_ACR_FORCE_WRITE_POLICY_MASK;
>  	}
>  
> +	if (of_property_read_bool(np, "arm,ecc-enable")) {
> +		mask |= AURORA_ACR_ECC_EN;
> +		val |= AURORA_ACR_ECC_EN;
> +	} else if (of_property_read_bool(np, "arm,ecc-disable")) {
> +		mask |= AURORA_ACR_ECC_EN;

As pointed by Russell on the previous patch for AURORA_ACR_PARITY_EN,
here again AURORA_ACR_ECC_EN is not declared yet.

Gregory

> +	}
> +
>  	if (of_property_read_bool(np, "arm,parity-enable")) {
>  		mask |= AURORA_ACR_PARITY_EN;
>  		val |= AURORA_ACR_PARITY_EN;
> -- 
> 2.11.0
>
Jan Lübbe July 17, 2017, 10:11 a.m. UTC | #4
On Sun, 2017-07-02 at 22:02 +0000, Chris Packham wrote:
> > > index d9650c1788f4..6316e673307a 100644
> > > --- a/Documentation/devicetree/bindings/arm/l2c2x0.txt
> > > +++ b/Documentation/devicetree/bindings/arm/l2c2x0.txt
> > > @@ -76,6 +76,8 @@ Optional properties:
> > >      specified to indicate that such transforms are precluded.
> > >    - arm,parity-enable : enable parity checking on the L2 cache
> > > (L220 or PL310).
> > >    - arm,parity-disable : disable parity checking on the L2 cache
> > > (L220 or PL310).
> > > +- arm,ecc-enable : enable ECC protection on the L2 cache
> > > +- arm,ecc-disable : disable ECC protection on the L2 cache
> > 
> > Why should this be prefixed by a vendor of "arm" ?
> > 
> 
> I was following the parity-enable example. But I'm guessing this
> should either be "aurora" or "marvell" any preference?

I'd prefer 'marvell' as they are the vendor and the prefix is already
in vendor-prefixes.txt. If nobody objects, i'll change it to
marvell,ecc-* in v2.
-- 
Pengutronix e.K.                           |                             |
Industrial Linux Solutions                 | http://www.pengutronix.de/  |
Peiner Str. 6-8, 31137 Hildesheim, Germany | Phone: +49-5121-206917-0    |
Amtsgericht Hildesheim, HRA 2686           | Fax:   +49-5121-206917-5555 |
diff mbox

Patch

diff --git a/Documentation/devicetree/bindings/arm/l2c2x0.txt b/Documentation/devicetree/bindings/arm/l2c2x0.txt
index d9650c1788f4..6316e673307a 100644
--- a/Documentation/devicetree/bindings/arm/l2c2x0.txt
+++ b/Documentation/devicetree/bindings/arm/l2c2x0.txt
@@ -76,6 +76,8 @@  Optional properties:
   specified to indicate that such transforms are precluded.
 - arm,parity-enable : enable parity checking on the L2 cache (L220 or PL310).
 - arm,parity-disable : disable parity checking on the L2 cache (L220 or PL310).
+- arm,ecc-enable : enable ECC protection on the L2 cache
+- arm,ecc-disable : disable ECC protection on the L2 cache
 - arm,outer-sync-disable : disable the outer sync operation on the L2 cache.
   Some core tiles, especially ARM PB11MPCore have a faulty L220 cache that
   will randomly hang unless outer sync operations are disabled.
diff --git a/arch/arm/mm/cache-l2x0.c b/arch/arm/mm/cache-l2x0.c
index b70bee74750d..ea2a3dcc75a9 100644
--- a/arch/arm/mm/cache-l2x0.c
+++ b/arch/arm/mm/cache-l2x0.c
@@ -1505,6 +1505,13 @@  static void __init aurora_of_parse(const struct device_node *np,
 		mask |= AURORA_ACR_FORCE_WRITE_POLICY_MASK;
 	}
 
+	if (of_property_read_bool(np, "arm,ecc-enable")) {
+		mask |= AURORA_ACR_ECC_EN;
+		val |= AURORA_ACR_ECC_EN;
+	} else if (of_property_read_bool(np, "arm,ecc-disable")) {
+		mask |= AURORA_ACR_ECC_EN;
+	}
+
 	if (of_property_read_bool(np, "arm,parity-enable")) {
 		mask |= AURORA_ACR_PARITY_EN;
 		val |= AURORA_ACR_PARITY_EN;