Message ID | 20200104063505.219030-2-anarsoul@gmail.com (mailing list archive) |
---|---|
State | Awaiting Upstream, archived |
Headers | show |
Series | arm64: allwinner: a64: Enable DVFS on A64 | expand |
On Fri, Jan 3, 2020 at 10:35 PM Vasily Khoruzhick <anarsoul@gmail.com> wrote: > > From: Icenowy Zheng <icenowy@aosc.io> > > The A64 PLL_CPU clock has the same instability if some factor changed > without the PLL gated like other SoCs with sun6i-style CCU, e.g. A33, > H3. > > Add the mux and pll notifiers for A64 CPU clock to workaround the > problem. > > Fixes: c6a0637460c2 ("clk: sunxi-ng: Add A64 clocks") > Signed-off-by: Icenowy Zheng <icenowy@aosc.io> > Signed-off-by: Vasily Khoruzhick <vasilykh@arista.com> Ugh, didn't notice that email is wrong here, this patch is not related to my daytime job. Maxime, if patchset is OK please fix it up to be "Vasily Khoruzhick <anarsoul@gmail.com>", otherwise I'll resend v2 with correct sign off. > --- > drivers/clk/sunxi-ng/ccu-sun50i-a64.c | 28 ++++++++++++++++++++++++++- > 1 file changed, 27 insertions(+), 1 deletion(-) > > diff --git a/drivers/clk/sunxi-ng/ccu-sun50i-a64.c b/drivers/clk/sunxi-ng/ccu-sun50i-a64.c > index 49bd7a4c015c..5f66bf879772 100644 > --- a/drivers/clk/sunxi-ng/ccu-sun50i-a64.c > +++ b/drivers/clk/sunxi-ng/ccu-sun50i-a64.c > @@ -921,11 +921,26 @@ static const struct sunxi_ccu_desc sun50i_a64_ccu_desc = { > .num_resets = ARRAY_SIZE(sun50i_a64_ccu_resets), > }; > > +static struct ccu_pll_nb sun50i_a64_pll_cpu_nb = { > + .common = &pll_cpux_clk.common, > + /* copy from pll_cpux_clk */ > + .enable = BIT(31), > + .lock = BIT(28), > +}; > + > +static struct ccu_mux_nb sun50i_a64_cpu_nb = { > + .common = &cpux_clk.common, > + .cm = &cpux_clk.mux, > + .delay_us = 1, /* > 8 clock cycles at 24 MHz */ > + .bypass_index = 1, /* index of 24 MHz oscillator */ > +}; > + > static int sun50i_a64_ccu_probe(struct platform_device *pdev) > { > struct resource *res; > void __iomem *reg; > u32 val; > + int ret; > > res = platform_get_resource(pdev, IORESOURCE_MEM, 0); > reg = devm_ioremap_resource(&pdev->dev, res); > @@ -939,7 +954,18 @@ static int sun50i_a64_ccu_probe(struct platform_device *pdev) > > writel(0x515, reg + SUN50I_A64_PLL_MIPI_REG); > > - return sunxi_ccu_probe(pdev->dev.of_node, reg, &sun50i_a64_ccu_desc); > + ret = sunxi_ccu_probe(pdev->dev.of_node, reg, &sun50i_a64_ccu_desc); > + if (ret) > + return ret; > + > + /* Gate then ungate PLL CPU after any rate changes */ > + ccu_pll_notifier_register(&sun50i_a64_pll_cpu_nb); > + > + /* Reparent CPU during PLL CPU rate changes */ > + ccu_mux_notifier_register(pll_cpux_clk.common.hw.clk, > + &sun50i_a64_cpu_nb); > + > + return 0; > } > > static const struct of_device_id sun50i_a64_ccu_ids[] = { > -- > 2.24.1 >
On Fri, Jan 03, 2020 at 10:42:35PM -0800, Vasily Khoruzhick wrote: > On Fri, Jan 3, 2020 at 10:35 PM Vasily Khoruzhick <anarsoul@gmail.com> wrote: > > > > From: Icenowy Zheng <icenowy@aosc.io> > > > > The A64 PLL_CPU clock has the same instability if some factor changed > > without the PLL gated like other SoCs with sun6i-style CCU, e.g. A33, > > H3. > > > > Add the mux and pll notifiers for A64 CPU clock to workaround the > > problem. > > > > Fixes: c6a0637460c2 ("clk: sunxi-ng: Add A64 clocks") > > Signed-off-by: Icenowy Zheng <icenowy@aosc.io> > > Signed-off-by: Vasily Khoruzhick <vasilykh@arista.com> > > Ugh, didn't notice that email is wrong here, this patch is not related > to my daytime job. Maxime, if patchset is OK please fix it up to be > "Vasily Khoruzhick <anarsoul@gmail.com>", otherwise I'll resend v2 > with correct sign off. Applied with your mail fixed, thanks! Maxime
diff --git a/drivers/clk/sunxi-ng/ccu-sun50i-a64.c b/drivers/clk/sunxi-ng/ccu-sun50i-a64.c index 49bd7a4c015c..5f66bf879772 100644 --- a/drivers/clk/sunxi-ng/ccu-sun50i-a64.c +++ b/drivers/clk/sunxi-ng/ccu-sun50i-a64.c @@ -921,11 +921,26 @@ static const struct sunxi_ccu_desc sun50i_a64_ccu_desc = { .num_resets = ARRAY_SIZE(sun50i_a64_ccu_resets), }; +static struct ccu_pll_nb sun50i_a64_pll_cpu_nb = { + .common = &pll_cpux_clk.common, + /* copy from pll_cpux_clk */ + .enable = BIT(31), + .lock = BIT(28), +}; + +static struct ccu_mux_nb sun50i_a64_cpu_nb = { + .common = &cpux_clk.common, + .cm = &cpux_clk.mux, + .delay_us = 1, /* > 8 clock cycles at 24 MHz */ + .bypass_index = 1, /* index of 24 MHz oscillator */ +}; + static int sun50i_a64_ccu_probe(struct platform_device *pdev) { struct resource *res; void __iomem *reg; u32 val; + int ret; res = platform_get_resource(pdev, IORESOURCE_MEM, 0); reg = devm_ioremap_resource(&pdev->dev, res); @@ -939,7 +954,18 @@ static int sun50i_a64_ccu_probe(struct platform_device *pdev) writel(0x515, reg + SUN50I_A64_PLL_MIPI_REG); - return sunxi_ccu_probe(pdev->dev.of_node, reg, &sun50i_a64_ccu_desc); + ret = sunxi_ccu_probe(pdev->dev.of_node, reg, &sun50i_a64_ccu_desc); + if (ret) + return ret; + + /* Gate then ungate PLL CPU after any rate changes */ + ccu_pll_notifier_register(&sun50i_a64_pll_cpu_nb); + + /* Reparent CPU during PLL CPU rate changes */ + ccu_mux_notifier_register(pll_cpux_clk.common.hw.clk, + &sun50i_a64_cpu_nb); + + return 0; } static const struct of_device_id sun50i_a64_ccu_ids[] = {