Message ID | 20200102123905.29360-3-andrew.murray@arm.com (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
Series | arm64: perf: Add support for ARMv8.5-PMU 64-bit counters | expand |
On Thu, Jan 02, 2020 at 12:39:04PM +0000, Andrew Murray wrote: > ARMv8.5-PMU introduces 64-bit event counters, however KVM doesn't yet > support this. Let's trap the Debug Feature Registers in order to limit > PMUVer/PerfMon in the Debug Feature Registers to PMUv3 for ARMv8.4. > > Signed-off-by: Andrew Murray <andrew.murray@arm.com> > Reviewed-by: Suzuki K Poulose <suzuki.poulose@arm.com> > --- > arch/arm64/include/asm/sysreg.h | 4 ++++ > arch/arm64/kvm/sys_regs.c | 36 +++++++++++++++++++++++++++++++-- > 2 files changed, 38 insertions(+), 2 deletions(-) I'll need an ack from the kvm side for this. > diff --git a/arch/arm64/include/asm/sysreg.h b/arch/arm64/include/asm/sysreg.h > index 6e919fafb43d..1b74f275a115 100644 > --- a/arch/arm64/include/asm/sysreg.h > +++ b/arch/arm64/include/asm/sysreg.h > @@ -672,6 +672,10 @@ > #define ID_AA64DFR0_TRACEVER_SHIFT 4 > #define ID_AA64DFR0_DEBUGVER_SHIFT 0 > > +#define ID_DFR0_PERFMON_SHIFT 24 > + > +#define ID_DFR0_EL1_PMUVER_8_4 5 > + > #define ID_ISAR5_RDM_SHIFT 24 > #define ID_ISAR5_CRC32_SHIFT 16 > #define ID_ISAR5_SHA2_SHIFT 12 > diff --git a/arch/arm64/kvm/sys_regs.c b/arch/arm64/kvm/sys_regs.c > index 9f2165937f7d..61b984d934d1 100644 > --- a/arch/arm64/kvm/sys_regs.c > +++ b/arch/arm64/kvm/sys_regs.c > @@ -668,6 +668,37 @@ static bool pmu_access_event_counter_el0_disabled(struct kvm_vcpu *vcpu) > return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_ER | ARMV8_PMU_USERENR_EN); > } > > +static bool access_id_aa64dfr0_el1(struct kvm_vcpu *vcpu, > + struct sys_reg_params *p, > + const struct sys_reg_desc *rd) > +{ > + if (p->is_write) > + return write_to_read_only(vcpu, p, rd); > + > + /* Limit guests to PMUv3 for ARMv8.4 */ > + p->regval = read_sanitised_ftr_reg(SYS_ID_AA64DFR0_EL1); > + p->regval = cpuid_feature_cap_signed_field_width(p->regval, > + ID_AA64DFR0_PMUVER_SHIFT, > + 4, ID_DFR0_EL1_PMUVER_8_4); nit: I'd probably have a separate define for the field value of the 64-bit register, since there's no guarantee other values will be encoded the same way. (i.e. add ID_AA64DFR0_PMUVER_8_4 as well). > + > + return p->regval; > +} > + > +static bool access_id_dfr0_el1(struct kvm_vcpu *vcpu, struct sys_reg_params *p, > + const struct sys_reg_desc *rd) > +{ > + if (p->is_write) > + return write_to_read_only(vcpu, p, rd); > + > + /* Limit guests to PMUv3 for ARMv8.4 */ > + p->regval = read_sanitised_ftr_reg(SYS_ID_DFR0_EL1); > + p->regval = cpuid_feature_cap_signed_field_width(p->regval, You could just return the result here (same above). Will
On 2020-01-02 12:39, Andrew Murray wrote: > ARMv8.5-PMU introduces 64-bit event counters, however KVM doesn't yet > support this. Let's trap the Debug Feature Registers in order to limit > PMUVer/PerfMon in the Debug Feature Registers to PMUv3 for ARMv8.4. > > Signed-off-by: Andrew Murray <andrew.murray@arm.com> > Reviewed-by: Suzuki K Poulose <suzuki.poulose@arm.com> > --- > arch/arm64/include/asm/sysreg.h | 4 ++++ > arch/arm64/kvm/sys_regs.c | 36 +++++++++++++++++++++++++++++++-- > 2 files changed, 38 insertions(+), 2 deletions(-) > > diff --git a/arch/arm64/include/asm/sysreg.h > b/arch/arm64/include/asm/sysreg.h > index 6e919fafb43d..1b74f275a115 100644 > --- a/arch/arm64/include/asm/sysreg.h > +++ b/arch/arm64/include/asm/sysreg.h > @@ -672,6 +672,10 @@ > #define ID_AA64DFR0_TRACEVER_SHIFT 4 > #define ID_AA64DFR0_DEBUGVER_SHIFT 0 > > +#define ID_DFR0_PERFMON_SHIFT 24 > + > +#define ID_DFR0_EL1_PMUVER_8_4 5 > + > #define ID_ISAR5_RDM_SHIFT 24 > #define ID_ISAR5_CRC32_SHIFT 16 > #define ID_ISAR5_SHA2_SHIFT 12 > diff --git a/arch/arm64/kvm/sys_regs.c b/arch/arm64/kvm/sys_regs.c > index 9f2165937f7d..61b984d934d1 100644 > --- a/arch/arm64/kvm/sys_regs.c > +++ b/arch/arm64/kvm/sys_regs.c > @@ -668,6 +668,37 @@ static bool > pmu_access_event_counter_el0_disabled(struct kvm_vcpu *vcpu) > return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_ER | > ARMV8_PMU_USERENR_EN); > } > > +static bool access_id_aa64dfr0_el1(struct kvm_vcpu *vcpu, > + struct sys_reg_params *p, > + const struct sys_reg_desc *rd) > +{ > + if (p->is_write) > + return write_to_read_only(vcpu, p, rd); > + > + /* Limit guests to PMUv3 for ARMv8.4 */ > + p->regval = read_sanitised_ftr_reg(SYS_ID_AA64DFR0_EL1); > + p->regval = cpuid_feature_cap_signed_field_width(p->regval, > + ID_AA64DFR0_PMUVER_SHIFT, > + 4, ID_DFR0_EL1_PMUVER_8_4); > + > + return p->regval; If feels very odd to return the register value in place of a something that actually indicates whether we should update the PC or not. I have no idea what is happening here in this case. > +} > + > +static bool access_id_dfr0_el1(struct kvm_vcpu *vcpu, struct > sys_reg_params *p, > + const struct sys_reg_desc *rd) > +{ > + if (p->is_write) > + return write_to_read_only(vcpu, p, rd); > + > + /* Limit guests to PMUv3 for ARMv8.4 */ > + p->regval = read_sanitised_ftr_reg(SYS_ID_DFR0_EL1); > + p->regval = cpuid_feature_cap_signed_field_width(p->regval, > + ID_DFR0_PERFMON_SHIFT, > + 4, ID_DFR0_EL1_PMUVER_8_4); > + > + return p->regval; Same here. > +} > + > static bool access_pmcr(struct kvm_vcpu *vcpu, struct sys_reg_params > *p, > const struct sys_reg_desc *r) > { > @@ -1409,7 +1440,8 @@ static const struct sys_reg_desc sys_reg_descs[] > = { > /* CRm=1 */ > ID_SANITISED(ID_PFR0_EL1), > ID_SANITISED(ID_PFR1_EL1), > - ID_SANITISED(ID_DFR0_EL1), > + { SYS_DESC(SYS_ID_DFR0_EL1), access_id_dfr0_el1 }, How about the .get_user and .set_user accessors that were provided by ID_SANITISED and that are now dropped? You should probably define a new wrapper that allows you to override the .access method. > + > ID_HIDDEN(ID_AFR0_EL1), > ID_SANITISED(ID_MMFR0_EL1), > ID_SANITISED(ID_MMFR1_EL1), > @@ -1448,7 +1480,7 @@ static const struct sys_reg_desc sys_reg_descs[] > = { > ID_UNALLOCATED(4,7), > > /* CRm=5 */ > - ID_SANITISED(ID_AA64DFR0_EL1), > + { SYS_DESC(SYS_ID_AA64DFR0_EL1), access_id_aa64dfr0_el1 }, > ID_SANITISED(ID_AA64DFR1_EL1), > ID_UNALLOCATED(5,2), > ID_UNALLOCATED(5,3), Thanks, M.
On Mon, Jan 20, 2020 at 05:55:17PM +0000, Marc Zyngier wrote: > On 2020-01-02 12:39, Andrew Murray wrote: > > ARMv8.5-PMU introduces 64-bit event counters, however KVM doesn't yet > > support this. Let's trap the Debug Feature Registers in order to limit > > PMUVer/PerfMon in the Debug Feature Registers to PMUv3 for ARMv8.4. > > > > Signed-off-by: Andrew Murray <andrew.murray@arm.com> > > Reviewed-by: Suzuki K Poulose <suzuki.poulose@arm.com> > > --- > > arch/arm64/include/asm/sysreg.h | 4 ++++ > > arch/arm64/kvm/sys_regs.c | 36 +++++++++++++++++++++++++++++++-- > > 2 files changed, 38 insertions(+), 2 deletions(-) > > > > diff --git a/arch/arm64/include/asm/sysreg.h > > b/arch/arm64/include/asm/sysreg.h > > index 6e919fafb43d..1b74f275a115 100644 > > --- a/arch/arm64/include/asm/sysreg.h > > +++ b/arch/arm64/include/asm/sysreg.h > > @@ -672,6 +672,10 @@ > > #define ID_AA64DFR0_TRACEVER_SHIFT 4 > > #define ID_AA64DFR0_DEBUGVER_SHIFT 0 > > > > +#define ID_DFR0_PERFMON_SHIFT 24 > > + > > +#define ID_DFR0_EL1_PMUVER_8_4 5 > > + > > #define ID_ISAR5_RDM_SHIFT 24 > > #define ID_ISAR5_CRC32_SHIFT 16 > > #define ID_ISAR5_SHA2_SHIFT 12 > > diff --git a/arch/arm64/kvm/sys_regs.c b/arch/arm64/kvm/sys_regs.c > > index 9f2165937f7d..61b984d934d1 100644 > > --- a/arch/arm64/kvm/sys_regs.c > > +++ b/arch/arm64/kvm/sys_regs.c > > @@ -668,6 +668,37 @@ static bool > > pmu_access_event_counter_el0_disabled(struct kvm_vcpu *vcpu) > > return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_ER | > > ARMV8_PMU_USERENR_EN); > > } > > > > +static bool access_id_aa64dfr0_el1(struct kvm_vcpu *vcpu, > > + struct sys_reg_params *p, > > + const struct sys_reg_desc *rd) > > +{ > > + if (p->is_write) > > + return write_to_read_only(vcpu, p, rd); > > + > > + /* Limit guests to PMUv3 for ARMv8.4 */ > > + p->regval = read_sanitised_ftr_reg(SYS_ID_AA64DFR0_EL1); > > + p->regval = cpuid_feature_cap_signed_field_width(p->regval, > > + ID_AA64DFR0_PMUVER_SHIFT, > > + 4, ID_DFR0_EL1_PMUVER_8_4); > > + > > + return p->regval; > > If feels very odd to return the register value in place of a something > that actually indicates whether we should update the PC or not. I have > no idea what is happening here in this case. Crikey, yes, I missed that and it probably explains why the code looks so odd. Andrew -- is there a missing hunk or something here? Will
On Tue, Jan 21, 2020 at 09:04:21AM +0000, Will Deacon wrote: > On Mon, Jan 20, 2020 at 05:55:17PM +0000, Marc Zyngier wrote: > > On 2020-01-02 12:39, Andrew Murray wrote: > > > ARMv8.5-PMU introduces 64-bit event counters, however KVM doesn't yet > > > support this. Let's trap the Debug Feature Registers in order to limit > > > PMUVer/PerfMon in the Debug Feature Registers to PMUv3 for ARMv8.4. > > > > > > Signed-off-by: Andrew Murray <andrew.murray@arm.com> > > > Reviewed-by: Suzuki K Poulose <suzuki.poulose@arm.com> > > > --- > > > arch/arm64/include/asm/sysreg.h | 4 ++++ > > > arch/arm64/kvm/sys_regs.c | 36 +++++++++++++++++++++++++++++++-- > > > 2 files changed, 38 insertions(+), 2 deletions(-) > > > > > > diff --git a/arch/arm64/include/asm/sysreg.h > > > b/arch/arm64/include/asm/sysreg.h > > > index 6e919fafb43d..1b74f275a115 100644 > > > --- a/arch/arm64/include/asm/sysreg.h > > > +++ b/arch/arm64/include/asm/sysreg.h > > > @@ -672,6 +672,10 @@ > > > #define ID_AA64DFR0_TRACEVER_SHIFT 4 > > > #define ID_AA64DFR0_DEBUGVER_SHIFT 0 > > > > > > +#define ID_DFR0_PERFMON_SHIFT 24 > > > + > > > +#define ID_DFR0_EL1_PMUVER_8_4 5 > > > + > > > #define ID_ISAR5_RDM_SHIFT 24 > > > #define ID_ISAR5_CRC32_SHIFT 16 > > > #define ID_ISAR5_SHA2_SHIFT 12 > > > diff --git a/arch/arm64/kvm/sys_regs.c b/arch/arm64/kvm/sys_regs.c > > > index 9f2165937f7d..61b984d934d1 100644 > > > --- a/arch/arm64/kvm/sys_regs.c > > > +++ b/arch/arm64/kvm/sys_regs.c > > > @@ -668,6 +668,37 @@ static bool > > > pmu_access_event_counter_el0_disabled(struct kvm_vcpu *vcpu) > > > return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_ER | > > > ARMV8_PMU_USERENR_EN); > > > } > > > > > > +static bool access_id_aa64dfr0_el1(struct kvm_vcpu *vcpu, > > > + struct sys_reg_params *p, > > > + const struct sys_reg_desc *rd) > > > +{ > > > + if (p->is_write) > > > + return write_to_read_only(vcpu, p, rd); > > > + > > > + /* Limit guests to PMUv3 for ARMv8.4 */ > > > + p->regval = read_sanitised_ftr_reg(SYS_ID_AA64DFR0_EL1); > > > + p->regval = cpuid_feature_cap_signed_field_width(p->regval, > > > + ID_AA64DFR0_PMUVER_SHIFT, > > > + 4, ID_DFR0_EL1_PMUVER_8_4); > > > + > > > + return p->regval; > > > > If feels very odd to return the register value in place of a something > > that actually indicates whether we should update the PC or not. I have > > no idea what is happening here in this case. > > Crikey, yes, I missed that and it probably explains why the code looks so > odd. Andrew -- is there a missing hunk or something here? Doh, it should always return true. Nothing missing here - sometimes I also look at my own code and have no idea what I was thinking. Thanks, Andrew Murray > > Will
On Mon, Jan 20, 2020 at 05:55:17PM +0000, Marc Zyngier wrote: > On 2020-01-02 12:39, Andrew Murray wrote: > > ARMv8.5-PMU introduces 64-bit event counters, however KVM doesn't yet > > support this. Let's trap the Debug Feature Registers in order to limit > > PMUVer/PerfMon in the Debug Feature Registers to PMUv3 for ARMv8.4. > > > > Signed-off-by: Andrew Murray <andrew.murray@arm.com> > > Reviewed-by: Suzuki K Poulose <suzuki.poulose@arm.com> > > --- > > arch/arm64/include/asm/sysreg.h | 4 ++++ > > arch/arm64/kvm/sys_regs.c | 36 +++++++++++++++++++++++++++++++-- > > 2 files changed, 38 insertions(+), 2 deletions(-) > > > > diff --git a/arch/arm64/include/asm/sysreg.h > > b/arch/arm64/include/asm/sysreg.h > > index 6e919fafb43d..1b74f275a115 100644 > > --- a/arch/arm64/include/asm/sysreg.h > > +++ b/arch/arm64/include/asm/sysreg.h > > @@ -672,6 +672,10 @@ > > #define ID_AA64DFR0_TRACEVER_SHIFT 4 > > #define ID_AA64DFR0_DEBUGVER_SHIFT 0 > > > > +#define ID_DFR0_PERFMON_SHIFT 24 > > + > > +#define ID_DFR0_EL1_PMUVER_8_4 5 > > + > > #define ID_ISAR5_RDM_SHIFT 24 > > #define ID_ISAR5_CRC32_SHIFT 16 > > #define ID_ISAR5_SHA2_SHIFT 12 > > diff --git a/arch/arm64/kvm/sys_regs.c b/arch/arm64/kvm/sys_regs.c > > index 9f2165937f7d..61b984d934d1 100644 > > --- a/arch/arm64/kvm/sys_regs.c > > +++ b/arch/arm64/kvm/sys_regs.c > > @@ -668,6 +668,37 @@ static bool > > pmu_access_event_counter_el0_disabled(struct kvm_vcpu *vcpu) > > return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_ER | > > ARMV8_PMU_USERENR_EN); > > } > > > > +static bool access_id_aa64dfr0_el1(struct kvm_vcpu *vcpu, > > + struct sys_reg_params *p, > > + const struct sys_reg_desc *rd) > > +{ > > + if (p->is_write) > > + return write_to_read_only(vcpu, p, rd); > > + > > + /* Limit guests to PMUv3 for ARMv8.4 */ > > + p->regval = read_sanitised_ftr_reg(SYS_ID_AA64DFR0_EL1); > > + p->regval = cpuid_feature_cap_signed_field_width(p->regval, > > + ID_AA64DFR0_PMUVER_SHIFT, > > + 4, ID_DFR0_EL1_PMUVER_8_4); > > + > > + return p->regval; > > If feels very odd to return the register value in place of a something > that actually indicates whether we should update the PC or not. I have > no idea what is happening here in this case. This should have returned true. I have no idea why I did this. > > > +} > > + > > +static bool access_id_dfr0_el1(struct kvm_vcpu *vcpu, struct > > sys_reg_params *p, > > + const struct sys_reg_desc *rd) > > +{ > > + if (p->is_write) > > + return write_to_read_only(vcpu, p, rd); > > + > > + /* Limit guests to PMUv3 for ARMv8.4 */ > > + p->regval = read_sanitised_ftr_reg(SYS_ID_DFR0_EL1); > > + p->regval = cpuid_feature_cap_signed_field_width(p->regval, > > + ID_DFR0_PERFMON_SHIFT, > > + 4, ID_DFR0_EL1_PMUVER_8_4); > > + > > + return p->regval; > > Same here. > > > +} > > + > > static bool access_pmcr(struct kvm_vcpu *vcpu, struct sys_reg_params > > *p, > > const struct sys_reg_desc *r) > > { > > @@ -1409,7 +1440,8 @@ static const struct sys_reg_desc sys_reg_descs[] = > > { > > /* CRm=1 */ > > ID_SANITISED(ID_PFR0_EL1), > > ID_SANITISED(ID_PFR1_EL1), > > - ID_SANITISED(ID_DFR0_EL1), > > + { SYS_DESC(SYS_ID_DFR0_EL1), access_id_dfr0_el1 }, > > How about the .get_user and .set_user accessors that were provided by > ID_SANITISED and that are now dropped? You should probably define a > new wrapper that allows you to override the .access method. Yes I can do that, thus ensuring we continue to return sanitised values rather than the current vcpu value. However should I also update read_id_reg - thus ensuring the host sees the same value that the guest sees? (I see this already does something similar with AA64PFR0 and AA64ISAR1). Thanks, Andrew Murray > > > + > > ID_HIDDEN(ID_AFR0_EL1), > > ID_SANITISED(ID_MMFR0_EL1), > > ID_SANITISED(ID_MMFR1_EL1), > > @@ -1448,7 +1480,7 @@ static const struct sys_reg_desc sys_reg_descs[] = > > { > > ID_UNALLOCATED(4,7), > > > > /* CRm=5 */ > > - ID_SANITISED(ID_AA64DFR0_EL1), > > + { SYS_DESC(SYS_ID_AA64DFR0_EL1), access_id_aa64dfr0_el1 }, > > ID_SANITISED(ID_AA64DFR1_EL1), > > ID_UNALLOCATED(5,2), > > ID_UNALLOCATED(5,3), > > Thanks, > > M. > -- > Jazz is not dead. It just smells funny...
On Mon, Jan 20, 2020 at 05:44:33PM +0000, Will Deacon wrote: > On Thu, Jan 02, 2020 at 12:39:04PM +0000, Andrew Murray wrote: > > ARMv8.5-PMU introduces 64-bit event counters, however KVM doesn't yet > > support this. Let's trap the Debug Feature Registers in order to limit > > PMUVer/PerfMon in the Debug Feature Registers to PMUv3 for ARMv8.4. > > > > Signed-off-by: Andrew Murray <andrew.murray@arm.com> > > Reviewed-by: Suzuki K Poulose <suzuki.poulose@arm.com> > > --- > > arch/arm64/include/asm/sysreg.h | 4 ++++ > > arch/arm64/kvm/sys_regs.c | 36 +++++++++++++++++++++++++++++++-- > > 2 files changed, 38 insertions(+), 2 deletions(-) > > I'll need an ack from the kvm side for this. > > > diff --git a/arch/arm64/include/asm/sysreg.h b/arch/arm64/include/asm/sysreg.h > > index 6e919fafb43d..1b74f275a115 100644 > > --- a/arch/arm64/include/asm/sysreg.h > > +++ b/arch/arm64/include/asm/sysreg.h > > @@ -672,6 +672,10 @@ > > #define ID_AA64DFR0_TRACEVER_SHIFT 4 > > #define ID_AA64DFR0_DEBUGVER_SHIFT 0 > > > > +#define ID_DFR0_PERFMON_SHIFT 24 > > + > > +#define ID_DFR0_EL1_PMUVER_8_4 5 > > + > > #define ID_ISAR5_RDM_SHIFT 24 > > #define ID_ISAR5_CRC32_SHIFT 16 > > #define ID_ISAR5_SHA2_SHIFT 12 > > diff --git a/arch/arm64/kvm/sys_regs.c b/arch/arm64/kvm/sys_regs.c > > index 9f2165937f7d..61b984d934d1 100644 > > --- a/arch/arm64/kvm/sys_regs.c > > +++ b/arch/arm64/kvm/sys_regs.c > > @@ -668,6 +668,37 @@ static bool pmu_access_event_counter_el0_disabled(struct kvm_vcpu *vcpu) > > return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_ER | ARMV8_PMU_USERENR_EN); > > } > > > > +static bool access_id_aa64dfr0_el1(struct kvm_vcpu *vcpu, > > + struct sys_reg_params *p, > > + const struct sys_reg_desc *rd) > > +{ > > + if (p->is_write) > > + return write_to_read_only(vcpu, p, rd); > > + > > + /* Limit guests to PMUv3 for ARMv8.4 */ > > + p->regval = read_sanitised_ftr_reg(SYS_ID_AA64DFR0_EL1); > > + p->regval = cpuid_feature_cap_signed_field_width(p->regval, > > + ID_AA64DFR0_PMUVER_SHIFT, > > + 4, ID_DFR0_EL1_PMUVER_8_4); > > nit: I'd probably have a separate define for the field value of the 64-bit > register, since there's no guarantee other values will be encoded the same > way. (i.e. add ID_AA64DFR0_PMUVER_8_4 as well). Yes that seems reasonable, i'll update it. > > > + > > + return p->regval; > > +} > > + > > +static bool access_id_dfr0_el1(struct kvm_vcpu *vcpu, struct sys_reg_params *p, > > + const struct sys_reg_desc *rd) > > +{ > > + if (p->is_write) > > + return write_to_read_only(vcpu, p, rd); > > + > > + /* Limit guests to PMUv3 for ARMv8.4 */ > > + p->regval = read_sanitised_ftr_reg(SYS_ID_DFR0_EL1); > > + p->regval = cpuid_feature_cap_signed_field_width(p->regval, > > You could just return the result here (same above). Or perhaps a bool - sigh. Thanks, Andrew Murray > > Will
diff --git a/arch/arm64/include/asm/sysreg.h b/arch/arm64/include/asm/sysreg.h index 6e919fafb43d..1b74f275a115 100644 --- a/arch/arm64/include/asm/sysreg.h +++ b/arch/arm64/include/asm/sysreg.h @@ -672,6 +672,10 @@ #define ID_AA64DFR0_TRACEVER_SHIFT 4 #define ID_AA64DFR0_DEBUGVER_SHIFT 0 +#define ID_DFR0_PERFMON_SHIFT 24 + +#define ID_DFR0_EL1_PMUVER_8_4 5 + #define ID_ISAR5_RDM_SHIFT 24 #define ID_ISAR5_CRC32_SHIFT 16 #define ID_ISAR5_SHA2_SHIFT 12 diff --git a/arch/arm64/kvm/sys_regs.c b/arch/arm64/kvm/sys_regs.c index 9f2165937f7d..61b984d934d1 100644 --- a/arch/arm64/kvm/sys_regs.c +++ b/arch/arm64/kvm/sys_regs.c @@ -668,6 +668,37 @@ static bool pmu_access_event_counter_el0_disabled(struct kvm_vcpu *vcpu) return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_ER | ARMV8_PMU_USERENR_EN); } +static bool access_id_aa64dfr0_el1(struct kvm_vcpu *vcpu, + struct sys_reg_params *p, + const struct sys_reg_desc *rd) +{ + if (p->is_write) + return write_to_read_only(vcpu, p, rd); + + /* Limit guests to PMUv3 for ARMv8.4 */ + p->regval = read_sanitised_ftr_reg(SYS_ID_AA64DFR0_EL1); + p->regval = cpuid_feature_cap_signed_field_width(p->regval, + ID_AA64DFR0_PMUVER_SHIFT, + 4, ID_DFR0_EL1_PMUVER_8_4); + + return p->regval; +} + +static bool access_id_dfr0_el1(struct kvm_vcpu *vcpu, struct sys_reg_params *p, + const struct sys_reg_desc *rd) +{ + if (p->is_write) + return write_to_read_only(vcpu, p, rd); + + /* Limit guests to PMUv3 for ARMv8.4 */ + p->regval = read_sanitised_ftr_reg(SYS_ID_DFR0_EL1); + p->regval = cpuid_feature_cap_signed_field_width(p->regval, + ID_DFR0_PERFMON_SHIFT, + 4, ID_DFR0_EL1_PMUVER_8_4); + + return p->regval; +} + static bool access_pmcr(struct kvm_vcpu *vcpu, struct sys_reg_params *p, const struct sys_reg_desc *r) { @@ -1409,7 +1440,8 @@ static const struct sys_reg_desc sys_reg_descs[] = { /* CRm=1 */ ID_SANITISED(ID_PFR0_EL1), ID_SANITISED(ID_PFR1_EL1), - ID_SANITISED(ID_DFR0_EL1), + { SYS_DESC(SYS_ID_DFR0_EL1), access_id_dfr0_el1 }, + ID_HIDDEN(ID_AFR0_EL1), ID_SANITISED(ID_MMFR0_EL1), ID_SANITISED(ID_MMFR1_EL1), @@ -1448,7 +1480,7 @@ static const struct sys_reg_desc sys_reg_descs[] = { ID_UNALLOCATED(4,7), /* CRm=5 */ - ID_SANITISED(ID_AA64DFR0_EL1), + { SYS_DESC(SYS_ID_AA64DFR0_EL1), access_id_aa64dfr0_el1 }, ID_SANITISED(ID_AA64DFR1_EL1), ID_UNALLOCATED(5,2), ID_UNALLOCATED(5,3),