Message ID | 20220304130809.12924-13-allen-kh.cheng@mediatek.com (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
Series | Add driver nodes for MT8192 SoC | expand |
Il 04/03/22 14:08, Allen-KH Cheng ha scritto: > Add mmc nodes for mt8192 SoC. > > Signed-off-by: Allen-KH Cheng <allen-kh.cheng@mediatek.com> > --- > arch/arm64/boot/dts/mediatek/mt8192.dtsi | 34 +++++++++++++++++++++--- > 1 file changed, 30 insertions(+), 4 deletions(-) > > diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi b/arch/arm64/boot/dts/mediatek/mt8192.dtsi > index 6220d6962f58..4e4081ea7db5 100644 > --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi > +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi > @@ -1150,10 +1150,36 @@ > #clock-cells = <1>; > }; > > - msdc: clock-controller@11f60000 { > - compatible = "mediatek,mt8192-msdc"; > - reg = <0 0x11f60000 0 0x1000>; > - #clock-cells = <1>; > + mmc0: mmc@11f60000 { > + compatible = "mediatek,mt8192-mmc", "mediatek,mt8183-mmc"; > + reg = <0 0x11f60000 0 0x1000>, <0 0x11f50000 0 0x1000>; > + interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH 0>; > + clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>, > + <&msdc_top CLK_MSDC_TOP_H_MST_0P>, > + <&msdc_top CLK_MSDC_TOP_SRC_0P>, > + <&msdc_top CLK_MSDC_TOP_P_CFG>, > + <&msdc_top CLK_MSDC_TOP_AXI>, > + <&msdc_top CLK_MSDC_TOP_AHB2AXI_BRG_AXI>, > + <&msdc_top CLK_MSDC_TOP_P_MSDC0>; > + clock-names = "source", "hclk", "source_cg", "sys_cg", > + "axi_cg", "ahb_cg", "pclk_cg"; Can you please use the same clock order as specified in the dt-bindings? This means that "pclk_cg" goes before "axi_cg". <&msdc_top CLK_MSDC_TOP_P_MSDC0>, <&msdc_top CLK_MSDC_TOP_AHB2AXI_BRG_AXI>, <&msdc_top CLK_MSDC_TOP_AXI>; clock-names = "source", "hclk", "source_cg", "sys_cg", "pclk_cg", "axi_cg", "ahb_cg"; > + status = "disabled"; > + }; > + > + mmc1: mmc@11f70000 { > + compatible = "mediatek,mt8192-mmc", "mediatek,mt8183-mmc"; > + reg = <0 0x11f70000 0 0x1000>, <0 0x11c70000 0 0x1000>; > + interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH 0>; > + clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>, > + <&msdc_top CLK_MSDC_TOP_H_MST_1P>, > + <&msdc_top CLK_MSDC_TOP_SRC_1P>, > + <&msdc_top CLK_MSDC_TOP_P_CFG>, > + <&msdc_top CLK_MSDC_TOP_AXI>, > + <&msdc_top CLK_MSDC_TOP_AHB2AXI_BRG_AXI>, > + <&msdc_top CLK_MSDC_TOP_P_MSDC1>; same here please. > + clock-names = "source", "hclk", "source_cg", "sys_cg", > + "axi_cg", "ahb_cg", "pclk_cg"; > + status = "disabled"; > }; > > mfgcfg: clock-controller@13fbf000 { After applying the requested changes, Reviewed-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com> Thanks, Angelo
Hi Angelo, On Tue, 2022-03-15 at 15:47 +0100, AngeloGioacchino Del Regno wrote: > Il 04/03/22 14:08, Allen-KH Cheng ha scritto: > > Add mmc nodes for mt8192 SoC. > > > > Signed-off-by: Allen-KH Cheng <allen-kh.cheng@mediatek.com> > > --- > > arch/arm64/boot/dts/mediatek/mt8192.dtsi | 34 > > +++++++++++++++++++++--- > > 1 file changed, 30 insertions(+), 4 deletions(-) > > > > diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi > > b/arch/arm64/boot/dts/mediatek/mt8192.dtsi > > index 6220d6962f58..4e4081ea7db5 100644 > > --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi > > +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi > > @@ -1150,10 +1150,36 @@ > > #clock-cells = <1>; > > }; > > > > - msdc: clock-controller@11f60000 { > > - compatible = "mediatek,mt8192-msdc"; > > - reg = <0 0x11f60000 0 0x1000>; > > - #clock-cells = <1>; > > + mmc0: mmc@11f60000 { > > + compatible = "mediatek,mt8192-mmc", > > "mediatek,mt8183-mmc"; > > + reg = <0 0x11f60000 0 0x1000>, <0 0x11f50000 0 > > 0x1000>; > > + interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH > > 0>; > > + clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>, > > + <&msdc_top CLK_MSDC_TOP_H_MST_0P>, > > + <&msdc_top CLK_MSDC_TOP_SRC_0P>, > > + <&msdc_top CLK_MSDC_TOP_P_CFG>, > > + <&msdc_top CLK_MSDC_TOP_AXI>, > > + <&msdc_top > > CLK_MSDC_TOP_AHB2AXI_BRG_AXI>, > > + <&msdc_top CLK_MSDC_TOP_P_MSDC0>; > > + clock-names = "source", "hclk", "source_cg", > > "sys_cg", > > + "axi_cg", "ahb_cg", "pclk_cg"; > > Can you please use the same clock order as specified in the dt- > bindings? > This means that "pclk_cg" goes before "axi_cg". > Sure, I will update in the next version Thanks, Allen > <&msdc_top CLK_MSDC_TOP_P_MSDC0>, > <&msdc_top > CLK_MSDC_TOP_AHB2AXI_BRG_AXI>, > <&msdc_top CLK_MSDC_TOP_AXI>; > clock-names = "source", "hclk", "source_cg", "sys_cg", > "pclk_cg", "axi_cg", "ahb_cg"; > > > + status = "disabled"; > > + }; > > + > > + mmc1: mmc@11f70000 { > > + compatible = "mediatek,mt8192-mmc", > > "mediatek,mt8183-mmc"; > > + reg = <0 0x11f70000 0 0x1000>, <0 0x11c70000 0 > > 0x1000>; > > + interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH > > 0>; > > + clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>, > > + <&msdc_top CLK_MSDC_TOP_H_MST_1P>, > > + <&msdc_top CLK_MSDC_TOP_SRC_1P>, > > + <&msdc_top CLK_MSDC_TOP_P_CFG>, > > + <&msdc_top CLK_MSDC_TOP_AXI>, > > + <&msdc_top > > CLK_MSDC_TOP_AHB2AXI_BRG_AXI>, > > + <&msdc_top CLK_MSDC_TOP_P_MSDC1>; > > same here please. > > > + clock-names = "source", "hclk", "source_cg", > > "sys_cg", > > + "axi_cg", "ahb_cg", "pclk_cg"; > > + status = "disabled"; > > }; > > > > mfgcfg: clock-controller@13fbf000 { > > After applying the requested changes, > Reviewed-by: AngeloGioacchino Del Regno < > angelogioacchino.delregno@collabora.com> > > Thanks, > Angelo
diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi b/arch/arm64/boot/dts/mediatek/mt8192.dtsi index 6220d6962f58..4e4081ea7db5 100644 --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi @@ -1150,10 +1150,36 @@ #clock-cells = <1>; }; - msdc: clock-controller@11f60000 { - compatible = "mediatek,mt8192-msdc"; - reg = <0 0x11f60000 0 0x1000>; - #clock-cells = <1>; + mmc0: mmc@11f60000 { + compatible = "mediatek,mt8192-mmc", "mediatek,mt8183-mmc"; + reg = <0 0x11f60000 0 0x1000>, <0 0x11f50000 0 0x1000>; + interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH 0>; + clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>, + <&msdc_top CLK_MSDC_TOP_H_MST_0P>, + <&msdc_top CLK_MSDC_TOP_SRC_0P>, + <&msdc_top CLK_MSDC_TOP_P_CFG>, + <&msdc_top CLK_MSDC_TOP_AXI>, + <&msdc_top CLK_MSDC_TOP_AHB2AXI_BRG_AXI>, + <&msdc_top CLK_MSDC_TOP_P_MSDC0>; + clock-names = "source", "hclk", "source_cg", "sys_cg", + "axi_cg", "ahb_cg", "pclk_cg"; + status = "disabled"; + }; + + mmc1: mmc@11f70000 { + compatible = "mediatek,mt8192-mmc", "mediatek,mt8183-mmc"; + reg = <0 0x11f70000 0 0x1000>, <0 0x11c70000 0 0x1000>; + interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH 0>; + clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>, + <&msdc_top CLK_MSDC_TOP_H_MST_1P>, + <&msdc_top CLK_MSDC_TOP_SRC_1P>, + <&msdc_top CLK_MSDC_TOP_P_CFG>, + <&msdc_top CLK_MSDC_TOP_AXI>, + <&msdc_top CLK_MSDC_TOP_AHB2AXI_BRG_AXI>, + <&msdc_top CLK_MSDC_TOP_P_MSDC1>; + clock-names = "source", "hclk", "source_cg", "sys_cg", + "axi_cg", "ahb_cg", "pclk_cg"; + status = "disabled"; }; mfgcfg: clock-controller@13fbf000 {
Add mmc nodes for mt8192 SoC. Signed-off-by: Allen-KH Cheng <allen-kh.cheng@mediatek.com> --- arch/arm64/boot/dts/mediatek/mt8192.dtsi | 34 +++++++++++++++++++++--- 1 file changed, 30 insertions(+), 4 deletions(-)