Message ID | 20230217185225.43310-4-prabhakar.mahadev-lad.rj@bp.renesas.com (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
Series | RZ/G2L SSI: Update interrupt numbers | expand |
Hi Prabhakar, On Fri, Feb 17, 2023 at 7:53 PM Prabhakar <prabhakar.csengg@gmail.com> wrote: > From: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com> > > From R01UH0914EJ0120 Rev.1.20 HW manual the interrupt numbers for SSI > channels have been updated, > > SPI 329 - SSIF0 is now marked as reserved > SPI 333 - SSIF1 is now marked as reserved > SPI 335 - SSIF2 is now marked as reserved > SPI 336 - SSIF2 is now marked as reserved > SPI 341 - SSIF3 is now marked as reserved > > This patch drops the above IRQs from SoC DTSI. > > Fixes: 92a341315afc9 ("arm64: dts: renesas: r9a07g044: Add SSI support") > Signed-off-by: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com> > Reviewed-by: Biju Das <biju.das.jz@bp.renesas.com> > --- > Hi Geert, > > As this is is a fixes patch and we are still waiting for [0] to be merged > shall do the same for V2L SoC? Yes please. Thank you! > [0] https://patchwork.kernel.org/project/linux-renesas-soc/cover/20230131223529.11905-1-prabhakar.mahadev-lad.rj@bp.renesas.com/ Gr{oetje,eeting}s, Geert
Hi Prabhakar, On Fri, Feb 17, 2023 at 7:53 PM Prabhakar <prabhakar.csengg@gmail.com> wrote: > From: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com> > > From R01UH0914EJ0120 Rev.1.20 HW manual the interrupt numbers for SSI > channels have been updated, > > SPI 329 - SSIF0 is now marked as reserved > SPI 333 - SSIF1 is now marked as reserved > SPI 335 - SSIF2 is now marked as reserved > SPI 336 - SSIF2 is now marked as reserved > SPI 341 - SSIF3 is now marked as reserved > > This patch drops the above IRQs from SoC DTSI. > > Fixes: 92a341315afc9 ("arm64: dts: renesas: r9a07g044: Add SSI support") > Signed-off-by: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com> > Reviewed-by: Biju Das <biju.das.jz@bp.renesas.com> Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be> i.e. will queue in renesas-devel for v6.4. > As this is is a fixes patch and we are still waiting for [0] to be merged > shall do the same for V2L SoC? > > [0] https://patchwork.kernel.org/project/linux-renesas-soc/cover/20230131223529.11905-1-prabhakar.mahadev-lad.rj@bp.renesas.com/ No need to send, I cloned the above with s/G2L/V2L/ s/g044/g054/ s/G044/G054/ s/R01UH0914EJ0120/R01UH0936EJ0120/ and Fixes: cd0339ec25895c0b ("arm64: dts: renesas: r9a07g054: Add SSI{1,2,3} nodes and fillup the SSI0 stub node") Gr{oetje,eeting}s, Geert
Hi Geert, On Fri, Mar 10, 2023 at 12:05 PM Geert Uytterhoeven <geert@linux-m68k.org> wrote: > > Hi Prabhakar, > > On Fri, Feb 17, 2023 at 7:53 PM Prabhakar <prabhakar.csengg@gmail.com> wrote: > > From: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com> > > > > From R01UH0914EJ0120 Rev.1.20 HW manual the interrupt numbers for SSI > > channels have been updated, > > > > SPI 329 - SSIF0 is now marked as reserved > > SPI 333 - SSIF1 is now marked as reserved > > SPI 335 - SSIF2 is now marked as reserved > > SPI 336 - SSIF2 is now marked as reserved > > SPI 341 - SSIF3 is now marked as reserved > > > > This patch drops the above IRQs from SoC DTSI. > > > > Fixes: 92a341315afc9 ("arm64: dts: renesas: r9a07g044: Add SSI support") > > Signed-off-by: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com> > > Reviewed-by: Biju Das <biju.das.jz@bp.renesas.com> > > Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be> > i.e. will queue in renesas-devel for v6.4. > > > As this is is a fixes patch and we are still waiting for [0] to be merged > > shall do the same for V2L SoC? > > > > [0] https://patchwork.kernel.org/project/linux-renesas-soc/cover/20230131223529.11905-1-prabhakar.mahadev-lad.rj@bp.renesas.com/ > > No need to send, I cloned the above with > s/G2L/V2L/ > s/g044/g054/ > s/G044/G054/ > s/R01UH0914EJ0120/R01UH0936EJ0120/ > > and > Fixes: cd0339ec25895c0b ("arm64: dts: renesas: r9a07g054: Add > SSI{1,2,3} nodes and fillup the SSI0 stub node") > Thank you for taking care of this. Cheers, Prabhakar
diff --git a/arch/arm64/boot/dts/renesas/r9a07g044.dtsi b/arch/arm64/boot/dts/renesas/r9a07g044.dtsi index 68bd70210d08..9945dcf38031 100644 --- a/arch/arm64/boot/dts/renesas/r9a07g044.dtsi +++ b/arch/arm64/boot/dts/renesas/r9a07g044.dtsi @@ -184,9 +184,8 @@ ssi0: ssi@10049c00 { reg = <0 0x10049c00 0 0x400>; interrupts = <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 327 IRQ_TYPE_EDGE_RISING>, - <GIC_SPI 328 IRQ_TYPE_EDGE_RISING>, - <GIC_SPI 329 IRQ_TYPE_EDGE_RISING>; - interrupt-names = "int_req", "dma_rx", "dma_tx", "dma_rt"; + <GIC_SPI 328 IRQ_TYPE_EDGE_RISING>; + interrupt-names = "int_req", "dma_rx", "dma_tx"; clocks = <&cpg CPG_MOD SOC_PREFIX(SSI0_PCLK2)>, <&cpg CPG_MOD SOC_PREFIX(SSI0_PCLK_SFR)>, <&audio_clk1>, <&audio_clk2>; @@ -205,9 +204,8 @@ ssi1: ssi@1004a000 { reg = <0 0x1004a000 0 0x400>; interrupts = <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 331 IRQ_TYPE_EDGE_RISING>, - <GIC_SPI 332 IRQ_TYPE_EDGE_RISING>, - <GIC_SPI 333 IRQ_TYPE_EDGE_RISING>; - interrupt-names = "int_req", "dma_rx", "dma_tx", "dma_rt"; + <GIC_SPI 332 IRQ_TYPE_EDGE_RISING>; + interrupt-names = "int_req", "dma_rx", "dma_tx"; clocks = <&cpg CPG_MOD SOC_PREFIX(SSI1_PCLK2)>, <&cpg CPG_MOD SOC_PREFIX(SSI1_PCLK_SFR)>, <&audio_clk1>, <&audio_clk2>; @@ -225,10 +223,8 @@ ssi2: ssi@1004a400 { "renesas,rz-ssi"; reg = <0 0x1004a400 0 0x400>; interrupts = <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, - <GIC_SPI 335 IRQ_TYPE_EDGE_RISING>, - <GIC_SPI 336 IRQ_TYPE_EDGE_RISING>, <GIC_SPI 337 IRQ_TYPE_EDGE_RISING>; - interrupt-names = "int_req", "dma_rx", "dma_tx", "dma_rt"; + interrupt-names = "int_req", "dma_rt"; clocks = <&cpg CPG_MOD SOC_PREFIX(SSI2_PCLK2)>, <&cpg CPG_MOD SOC_PREFIX(SSI2_PCLK_SFR)>, <&audio_clk1>, <&audio_clk2>; @@ -247,9 +243,8 @@ ssi3: ssi@1004a800 { reg = <0 0x1004a800 0 0x400>; interrupts = <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 339 IRQ_TYPE_EDGE_RISING>, - <GIC_SPI 340 IRQ_TYPE_EDGE_RISING>, - <GIC_SPI 341 IRQ_TYPE_EDGE_RISING>; - interrupt-names = "int_req", "dma_rx", "dma_tx", "dma_rt"; + <GIC_SPI 340 IRQ_TYPE_EDGE_RISING>; + interrupt-names = "int_req", "dma_rx", "dma_tx"; clocks = <&cpg CPG_MOD SOC_PREFIX(SSI3_PCLK2)>, <&cpg CPG_MOD SOC_PREFIX(SSI3_PCLK_SFR)>, <&audio_clk1>, <&audio_clk2>;