Message ID | 20250221025929.31678-1-duchao@eswincomputing.com (mailing list archive) |
---|---|
State | New |
Headers | show |
Series | [v2] RISC-V: KVM: Optimize comments in kvm_riscv_vcpu_isa_disable_allowed | expand |
On Fri, Feb 21, 2025 at 02:59:29AM +0000, Chao Du wrote: > The comments for EXT_SVADE are a bit confusing. Optimize it to make it > more clear. nit: s/Optimize it to make it more clear./Clarify it./ > > Signed-off-by: Chao Du <duchao@eswincomputing.com> > --- > arch/riscv/kvm/vcpu_onereg.c | 2 +- > 1 file changed, 1 insertion(+), 1 deletion(-) > > diff --git a/arch/riscv/kvm/vcpu_onereg.c b/arch/riscv/kvm/vcpu_onereg.c > index f6d27b59c641..43ee8e33ba23 100644 > --- a/arch/riscv/kvm/vcpu_onereg.c > +++ b/arch/riscv/kvm/vcpu_onereg.c > @@ -203,7 +203,7 @@ static bool kvm_riscv_vcpu_isa_disable_allowed(unsigned long ext) > case KVM_RISCV_ISA_EXT_SVADE: > /* > * The henvcfg.ADUE is read-only zero if menvcfg.ADUE is zero. > - * Svade is not allowed to disable when the platform use Svade. > + * Svade can't be disabled unless we support Svadu. > */ > return arch_has_hw_pte_young(); > default: > -- > 2.34.1 Otherwise, Reviewed-by: Andrew Jones <ajones@ventanamicro.com>
diff --git a/arch/riscv/kvm/vcpu_onereg.c b/arch/riscv/kvm/vcpu_onereg.c index f6d27b59c641..43ee8e33ba23 100644 --- a/arch/riscv/kvm/vcpu_onereg.c +++ b/arch/riscv/kvm/vcpu_onereg.c @@ -203,7 +203,7 @@ static bool kvm_riscv_vcpu_isa_disable_allowed(unsigned long ext) case KVM_RISCV_ISA_EXT_SVADE: /* * The henvcfg.ADUE is read-only zero if menvcfg.ADUE is zero. - * Svade is not allowed to disable when the platform use Svade. + * Svade can't be disabled unless we support Svadu. */ return arch_has_hw_pte_young(); default:
The comments for EXT_SVADE are a bit confusing. Optimize it to make it more clear. Signed-off-by: Chao Du <duchao@eswincomputing.com> --- arch/riscv/kvm/vcpu_onereg.c | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-)