From patchwork Wed Mar 27 07:27:26 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: "Ho-Ren (Jack) Chuang" X-Patchwork-Id: 13605718 Received: from mail-qt1-f174.google.com (mail-qt1-f174.google.com [209.85.160.174]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E80AC24B26 for ; Wed, 27 Mar 2024 07:27:32 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.160.174 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711524455; cv=none; b=XOZpZZWYn1AyX081VB3mcHAJmfn2qJ4YZG+dfFjUWMOuJxovtuM/f0P7Sk4BlhsZHQtCnPu5sT3dTmPyLzAROhTxXXti4yJr4e7q/MSIAbBoUtbfLGduVWCVtpTkpLJCzPh9VJGCSV5Hw0MMDiRbY8frBHPcUB148SBL3WsPwiI= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711524455; c=relaxed/simple; bh=KtYBOfLAS9jI/2y5IiX7IJwAU7SeTsDBTVcOkJvVnBk=; h=From:To:Cc:Subject:Date:Message-Id:MIME-Version; b=YZQq9sI8OkP4HW8g7xHhDANujDV3dJR1+QWyiLZdvPil+unskIMgfXUQbY9kfRAVf68d/+qVNcUA+jQdm05KcQKPf0li+VqRGaEiDKI+oJ++pqKkjd41P+PnI+Yc5hcd0DcBiQlNvCXxSP69Bvk0CbhnB55cNH/mpStmbI2Z7Vw= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=bytedance.com; spf=pass smtp.mailfrom=bytedance.com; dkim=pass (2048-bit key) header.d=bytedance.com header.i=@bytedance.com header.b=at57vKHK; arc=none smtp.client-ip=209.85.160.174 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=bytedance.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=bytedance.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=bytedance.com header.i=@bytedance.com header.b="at57vKHK" Received: by mail-qt1-f174.google.com with SMTP id d75a77b69052e-4317fbb669cso1898821cf.2 for ; Wed, 27 Mar 2024 00:27:32 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=bytedance.com; s=google; t=1711524451; x=1712129251; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:from:to:cc:subject:date:message-id:reply-to; bh=IldNgoyaPcCzFmZ/bstRqOq1SS9MI1jIO9UfiXXSAU4=; b=at57vKHKd0ObFm/z/OXH7jIYVGORsGECXoHlgxJWUz6ciA8KMcvcu7rj7VZ3UZSnvx awDx/1YuCPbKpzgw8mnNZMbuQ2ghjz3jWfHKAEv3rCI6PStVPlCusrYdrjC0UxU2t7Mo +WQ6NyuMTZEUzo7fmUAkvTvjNsZ2chciH6Rupc8yVHBcM/F62OrEm57hrdeA6Jaqo1yL /Ei3ocN5PW3a9FGf9gumwBE6bPvsIx43DGaxqRRtn6VK9erxBcWZfuM8ybyh0ij7kB2x r68D6Z0HdOdCtqsKvPgWSY8OxUvoyN/961uPghfI9qhLCLZBtg7QSxoTUM1pHbnFQCMu ZQ2w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1711524451; x=1712129251; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=IldNgoyaPcCzFmZ/bstRqOq1SS9MI1jIO9UfiXXSAU4=; b=DX9I3n+yt57uDlrBwhcPUUdpUs6OmDu6QNoKEwIxpiW09IawxnMB5eXBuRRQibz1RM FCaVRkNfB2z6tGSccDNV6p4BHIJ7VVJJDaeNdj6S1j3biDWJ2S9OJDuEnSxNOLdXjV7K j2b/oK+LPRqbgnh1K/6kOeN7sVFGaPZLOzrGKceMghFTT/drV8BMFS6BLYKGjUBUZlrk eoIAMWm0ko/gz48pfxDnWW+OdLndOqG0mQ45Oa3xaE7mPOC1qFIDimBJRgMYJvWIYzND lLXjY32t4JnBhTZqUo9aKA+iSvxTt90RQfl8aj/nWa7lIa7A1G3n6XYlM88/6JPsw/r9 udeQ== X-Forwarded-Encrypted: i=1; AJvYcCWQJNecoc7mTB386UBCuxN/f2eWOdHfoO1Kw3SxlKRQDGjK9a+iTSqBg72K22i9L7BfZYXwPYHrLwUEUWzG6FIi2loUPOYoPc8T X-Gm-Message-State: AOJu0YzZ9IYLF8nlENH8u+RUSC08Fl1AC8EAhFpMsDroJRxpYUUBdpHQ /8JygjSopAD1pFzobEhvCiTqMUNQOxjVsqxeilelYpqr1OgwpZlZ2rEpTaSijKQ= X-Google-Smtp-Source: AGHT+IGtqBvkGEFUH7xveuxcSGh3Y9WoJxG4fW6RKgQd9gCeDvnBocFndsK1ZVijAA2duJEKfAsBiA== X-Received: by 2002:ac8:7f8e:0:b0:431:5f0e:bfa9 with SMTP id z14-20020ac87f8e000000b004315f0ebfa9mr5633221qtj.34.1711524451618; Wed, 27 Mar 2024 00:27:31 -0700 (PDT) Received: from n231-228-171.byted.org ([130.44.212.102]) by smtp.gmail.com with ESMTPSA id bq15-20020a05622a1c0f00b00431604af3c1sm2383555qtb.20.2024.03.27.00.27.30 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 27 Mar 2024 00:27:31 -0700 (PDT) From: "Ho-Ren (Jack) Chuang" To: "Huang, Ying" , "Gregory Price" , aneesh.kumar@linux.ibm.com, mhocko@suse.com, tj@kernel.org, john@jagalactic.com, "Eishan Mirakhur" , "Vinicius Tavares Petrucci" , "Ravis OpenSrc" , "Alistair Popple" , "Srinivasulu Thanneeru" , Dan Williams , Vishal Verma , Dave Jiang , Andrew Morton , nvdimm@lists.linux.dev, linux-cxl@vger.kernel.org, linux-kernel@vger.kernel.org, linux-mm@kvack.org Cc: "Ho-Ren (Jack) Chuang" , "Ho-Ren (Jack) Chuang" , "Ho-Ren (Jack) Chuang" , qemu-devel@nongnu.org Subject: [PATCH v6 0/2] Improved Memory Tier Creation for CPUless NUMA Nodes Date: Wed, 27 Mar 2024 07:27:26 +0000 Message-Id: <20240327072729.3381685-1-horenchuang@bytedance.com> X-Mailer: git-send-email 2.20.1 Precedence: bulk X-Mailing-List: linux-cxl@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 When a memory device, such as CXL1.1 type3 memory, is emulated as normal memory (E820_TYPE_RAM), the memory device is indistinguishable from normal DRAM in terms of memory tiering with the current implementation. The current memory tiering assigns all detected normal memory nodes to the same DRAM tier. This results in normal memory devices with different attributions being unable to be assigned to the correct memory tier, leading to the inability to migrate pages between different types of memory. https://lore.kernel.org/linux-mm/PH0PR08MB7955E9F08CCB64F23963B5C3A860A@PH0PR08MB7955.namprd08.prod.outlook.com/T/ This patchset automatically resolves the issues. It delays the initialization of memory tiers for CPUless NUMA nodes until they obtain HMAT information and after all devices are initialized at boot time, eliminating the need for user intervention. If no HMAT is specified, it falls back to using `default_dram_type`. Example usecase: We have CXL memory on the host, and we create VMs with a new system memory device backed by host CXL memory. We inject CXL memory performance attributes through QEMU, and the guest now sees memory nodes with performance attributes in HMAT. With this change, we enable the guest kernel to construct the correct memory tiering for the memory nodes. -v6: Thanks to Ying's comments, * Move `default_dram_perf_lock` to the function's beginning for clarity * Fix double unlocking at v5 -v5: Thanks to Ying's comments, * Add comments about what is protected by `default_dram_perf_lock` * Fix an uninitialized pointer mtype * Slightly shorten the time holding `default_dram_perf_lock` * Fix a deadlock bug in `mt_perf_to_adistance` * https://lore.kernel.org/lkml/20240327041646.3258110-1-horenchuang@bytedance.com/T/#u -v4: Thanks to Ying's comments, * Remove redundant code * Reorganize patches accordingly * https://lore.kernel.org/lkml/20240322070356.315922-1-horenchuang@bytedance.com/T/#u -v3: Thanks to Ying's comments, * Make the newly added code independent of HMAT * Upgrade set_node_memory_tier to support more cases * Put all non-driver-initialized memory types into default_memory_types instead of using hmat_memory_types * find_alloc_memory_type -> mt_find_alloc_memory_type * https://lore.kernel.org/lkml/20240320061041.3246828-1-horenchuang@bytedance.com/T/#u -v2: Thanks to Ying's comments, * Rewrite cover letter & patch description * Rename functions, don't use _hmat * Abstract common functions into find_alloc_memory_type() * Use the expected way to use set_node_memory_tier instead of modifying it * https://lore.kernel.org/lkml/20240312061729.1997111-1-horenchuang@bytedance.com/T/#u -v1: * https://lore.kernel.org/lkml/20240301082248.3456086-1-horenchuang@bytedance.com/T/#u Ho-Ren (Jack) Chuang (2): memory tier: dax/kmem: introduce an abstract layer for finding, allocating, and putting memory types memory tier: create CPUless memory tiers after obtaining HMAT info drivers/dax/kmem.c | 20 +----- include/linux/memory-tiers.h | 13 ++++ mm/memory-tiers.c | 126 ++++++++++++++++++++++++++++++----- 3 files changed, 125 insertions(+), 34 deletions(-)