From patchwork Tue Apr 18 13:31:33 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Patchwork-Submitter: Rodrigo Vivi X-Patchwork-Id: 13215730 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from gabe.freedesktop.org (gabe.freedesktop.org [131.252.210.177]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id 9FDB4C6FD18 for ; Tue, 18 Apr 2023 13:32:00 +0000 (UTC) Received: from gabe.freedesktop.org (localhost [127.0.0.1]) by gabe.freedesktop.org (Postfix) with ESMTP id D370F10E7AF; Tue, 18 Apr 2023 13:31:59 +0000 (UTC) Received: from mga18.intel.com (mga18.intel.com [134.134.136.126]) by gabe.freedesktop.org (Postfix) with ESMTPS id 541DD10E67A; Tue, 18 Apr 2023 13:31:57 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1681824717; x=1713360717; h=from:to:cc:subject:date:message-id:in-reply-to: references:content-transfer-encoding:mime-version; bh=8j11aB7+ztEKGsU8xVhsGT/82f3HmO/1oF7mkEnLXKU=; b=nBRF3RMoOa8Eg1ryweKf2IwUqfSoOY+e+5+GNrPbNPUiVXmi4xqMYkAn +bHfWZlbIvJ/RpHrMj/Z/HiCsVky3Emp1/nefDgXddm1iF16OiFTzGw07 swYjQk6LYPT2t0+VdLaa6AyFK3Y7l9i3msuLhBw7BnQ5q6Y5I2RCZbhpZ 3TYzgjZkOXT8vDfZqcYac0EwL2x2rmHeWhcpzH/GcsIOmlKNyWXIWXg/D goUuFPXUZoYAjovRhADjvHcwNHOeLTKiY93pg8E+QZa3vJVDareywrOIG rybs/hHwYzWrP/3JY2yBHoPhm37lfFNGzyRZ2R+QneZEkRZiZ12NjN2pZ w==; X-IronPort-AV: E=McAfee;i="6600,9927,10684"; a="329342076" X-IronPort-AV: E=Sophos;i="5.99,207,1677571200"; d="scan'208";a="329342076" Received: from fmsmga006.fm.intel.com ([10.253.24.20]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 18 Apr 2023 06:31:47 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10684"; a="937254139" X-IronPort-AV: E=Sophos;i="5.99,207,1677571200"; d="scan'208";a="937254139" Received: from orsmsx601.amr.corp.intel.com ([10.22.229.14]) by fmsmga006.fm.intel.com with ESMTP; 18 Apr 2023 06:31:46 -0700 Received: from orsmsx612.amr.corp.intel.com (10.22.229.25) by ORSMSX601.amr.corp.intel.com (10.22.229.14) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.23; Tue, 18 Apr 2023 06:31:45 -0700 Received: from orsmsx610.amr.corp.intel.com (10.22.229.23) by ORSMSX612.amr.corp.intel.com (10.22.229.25) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.23; Tue, 18 Apr 2023 06:31:45 -0700 Received: from orsedg603.ED.cps.intel.com (10.7.248.4) by orsmsx610.amr.corp.intel.com (10.22.229.23) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.23 via Frontend Transport; Tue, 18 Apr 2023 06:31:45 -0700 Received: from NAM12-DM6-obe.outbound.protection.outlook.com (104.47.59.177) by edgegateway.intel.com (134.134.137.100) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.1.2507.23; Tue, 18 Apr 2023 06:31:45 -0700 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=JZjNPHt4VQ5Qxd70OzegoeuVe4LZ2O92rb4UGrpKzsG5TDhWfFSLnlpzJ2SNdt8FisTYtFQl7s2CNSOmGyjt/Kxs6bxfUCxnAZ4WnF83OWWBqzsPZw9eLAVG+2NlXvnlK22JncpXJI1cQpx7kGyQatC7QuMV5u6YeDTc/vyn5vwvwwVE1tN1xInvXBPX89hARAwSIcSQpQccp/4X1yI1QMhXEnRovxc028/W6Fu6xOhkWW66pgWrvmAJ34r5qNE2bhZeIKjP1URR2DMd+1a0K3GIDs3mtbTYY1K7y0WTYtn/t91uTYhiFz79L17nSVSStmWxJX6MG5h9+DU5bNJZWw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=z97Jnf2C0sBhnEmLoj43uKuGmimoPaRUOINLZ4CtuHE=; b=k9WvGqswe/mNPxrNt8vkXC6yo955xOZM5yI+PzURAVMvATnbH9SRvK71iprKi0iFDc/ik8YWIgz13T0K99PTuB5WCw1mSR8Ox5xBQdVzf6bquLec5ePZdz95FR6o5xugwu9N9AYyC9uGL4FnVOf+yNtZTAJ41FlY2t/BEnKpGYqZvPOtP5Xwu6FxrGHlk/lHa2GNpxzAbEqPw1R3o67R0zzePDwCRJKnd1PxwwhHXaSi02iDY3Gk0Z5EmFKWy9jshQw4qy7wGI6pjyNSEy37GivGgH2gOSR84MXNJ1RU1gPrzylM2MMG+NdmKrmvCeA4cBt1yBxSigS3kf2u5+GoNg== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=intel.com; dmarc=pass action=none header.from=intel.com; dkim=pass header.d=intel.com; arc=none Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=intel.com; Received: from MN0PR11MB6059.namprd11.prod.outlook.com (2603:10b6:208:377::9) by CO1PR11MB4931.namprd11.prod.outlook.com (2603:10b6:303:9d::23) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6298.45; Tue, 18 Apr 2023 13:31:43 +0000 Received: from MN0PR11MB6059.namprd11.prod.outlook.com ([fe80::f7ec:aae9:1e7b:e004]) by MN0PR11MB6059.namprd11.prod.outlook.com ([fe80::f7ec:aae9:1e7b:e004%5]) with mapi id 15.20.6298.030; Tue, 18 Apr 2023 13:31:42 +0000 From: Rodrigo Vivi To: , Subject: [PATCH] drm/doc/rfc: Introduce the merge plan for the Xe driver. Date: Tue, 18 Apr 2023 09:31:33 -0400 Message-ID: <20230418133133.80434-1-rodrigo.vivi@intel.com> X-Mailer: git-send-email 2.39.2 In-Reply-To: References: X-ClientProxiedBy: SJ0PR03CA0337.namprd03.prod.outlook.com (2603:10b6:a03:39c::12) To MN0PR11MB6059.namprd11.prod.outlook.com (2603:10b6:208:377::9) MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: MN0PR11MB6059:EE_|CO1PR11MB4931:EE_ X-MS-Office365-Filtering-Correlation-Id: c9ec12d5-3f81-41e2-099f-08db40113f5e X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: tJlvqIuh5GjrkTBcWa2IibanUeSub57+8TXr4f7kUtZcnLezBGZThiyUMn+3Si97G/iP83VNBwR5RqJl2+i8jUJMz728Qd9kKoxnpuqNrDDogtjlcKvmXlenZYnxS/gBz8EVmtcuCd1QBp0g+BfnrK0QIm8k691S1HK2nNTln6lw/nVA0H5BseBh/EEO885cxrQDAyHhoh3NlYps++VluFsSB0/bN93EqHk4VFoKlDt0lNKbIJAaag58J3AuCNi0L1uyO88uXfTpxtBo0MknU+9WbYscYBzrzp14ZvpXVO6gRN7vQtHEmvGAUo+6fGJXJH2KjCrenRftX0he4D7FlLAq0qloBXc72NxXl/z89Zw8pnkZE0BAB6DLeiQF76EbrzAAEvOQKhCYf94ogIL6Q9uGBkl5ioACDgD/V2n6bhYTno4UZdrX3ku72Aown4/smGj2FphXJ4qpzInWq/0rkjhkE8w8TlbrUGP2QQD1M6m6lX+Et9Qk43vEx4Zs+ul7mGTEcMhPC/1s1gHdBvxyHQ== X-Forefront-Antispam-Report: CIP:255.255.255.255; CTRY:; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:MN0PR11MB6059.namprd11.prod.outlook.com; PTR:; CAT:NONE; SFS:(13230028)(346002)(136003)(366004)(376002)(39860400002)(396003)(451199021)(66899021)(36756003)(38100700002)(8936002)(8676002)(44832011)(5660300002)(2906002)(30864003)(86362001)(478600001)(6486002)(6666004)(54906003)(186003)(2616005)(966005)(6512007)(1076003)(66946007)(6506007)(66476007)(66574015)(26005)(41300700001)(82960400001)(316002)(83380400001)(4326008)(66556008); DIR:OUT; SFP:1102; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?/1+OKwxOaUPLslSlKDozUJle4kWv?= =?utf-8?q?8Jm4Uv/zhjXnrkK9H3ZwdrEpE9nkz5vOaHBKfjetQYox9NXL3kw0f0csCAWcbWgQW?= =?utf-8?q?Q/phyRzJWg14d1CBNGyndr/ykNRfO+ELiCV7x+IOwxGJ9skNBKGZUq2ZYDJSWvLjD?= =?utf-8?q?c6b4+Sk0vHKtaxgAwtBXDrcTf6sDvB6hmtmZE1TKwjsNeEsaGdoOiRKC/GffP+7nI?= =?utf-8?q?GAB9aWXaGaecTLeOBDv/U27IwFguX9KkOGdoh/y0dqOLxFPhHef4mSrNXy15JaIsl?= =?utf-8?q?7RmII0sm322X6H6RtADfBfPYJq9rJj9E26zOktzm0VtTR25ZYYg0pFsV317oqZ1FU?= =?utf-8?q?EjbFiwvvbZhgsEfbxOdKkLoFvdZmQADXRFXWFgVQS0xnctjto7yDU61KcRMEC9CxW?= =?utf-8?q?ms4h4BOecovVMmkpjaMuW/zsbyxg4e505ormkuePlTP5xvrJrLKyQcsfkQ2Q5+deR?= =?utf-8?q?qVr5IFr05ewmp1zLVy22U2odjY8zfy5uFWXMuhTzhSXSDx/1ZbZWjPQdd8a6arIlD?= =?utf-8?q?k6VnWqQ/4+h51+8dAAvhfwAhBlNlplBwZN+euq82WQQsvBJQbDOXNHVyNhClKtwL0?= =?utf-8?q?3/FXo9BuxE7v6yb2BnlWvpJ0pnNPSKQieUIFVM61Dx84erst+5LYDEa5WLTblRpDs?= =?utf-8?q?zT3UBvJK4RTzFCkRu1n7XBmIEcEKQFj0dWAdhzUBYD8BHSAPj/J/V1rChpZwKv4X3?= =?utf-8?q?J6p32x5hH0HKmWYipCw87jFHLr1Z7IpGQkC5sG/yD2LpccHdLgP2PxSYP4ur7lIs4?= =?utf-8?q?hPBS2VhV9Iu3Kl0jzDXm9t8bYKgiYAy9xeZjzTs0ZTru1IVf4+7+IxEFKT5KcoLCI?= =?utf-8?q?4tGZ4VXVfdBSrb3FUKOpF81I5tCn6uzj32gwQjpv6aem0wqMCwcJ5W1YqDpR7yFEJ?= =?utf-8?q?+vZ1I0nhuQr2ueomOrnvK5xtUMAW66Gf2VwEbla9zhkkbuPUOoFs15D+IU4rYKAin?= =?utf-8?q?afO+YavlLRv81OfTK44iVY5S6dAb8WynIxDgVOOho7yX9OKXwl9UTIUXki1Lkx6oW?= =?utf-8?q?jAbtmRhPV/JL23side+o2IUpLU6nH6KLrjNGBAsQnuQiygi6yW5+wQZ8O+HnppccG?= =?utf-8?q?HVI04oWI00Vbutbk5+kQY5GgmtOxHUpJZ2vw5Ec0jihCE8hUuPD2aFhRRQOMfa2l3?= =?utf-8?q?PN7BmQikcYQ1l+ZLY6uItZThvkLb/qesYuN9R0p4r8vlwZUEG5P3sOVt37ZxL/Cp3?= =?utf-8?q?G6rtBtDNY5cNnXFBXg3w/hj+xe+AYBX04enuftsoHmv53CNEEXU9qxijxA7yhnCjK?= =?utf-8?q?+KEDF0xBTaR1+T5bendM86WQ1z1GcAp8Ac5b2dAfOl9ZyWuEYCpwusVio3ICkFT0P?= =?utf-8?q?E/tKadjxAuRBLm/jMpmHPH7qjG9UTu//yOjG3xDmVj4UDdzZUcMmLPyWQTUhoiHQI?= =?utf-8?q?Ug1EkCG820p9VGz/MnCZs4r3FRWK3buyoMQWo/5kCFHnUKAGPaNkwzRy38pfHxd8f?= =?utf-8?q?cXMsdkkGWSttQOLDuL/1+s5mYvZL6/hXzX2PC0jE9EpeOq8d81dyJYutyShMIMXFo?= =?utf-8?q?v5sifxgN7XC5?= X-MS-Exchange-CrossTenant-Network-Message-Id: c9ec12d5-3f81-41e2-099f-08db40113f5e X-MS-Exchange-CrossTenant-AuthSource: MN0PR11MB6059.namprd11.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 18 Apr 2023 13:31:42.7848 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 46c98d88-e344-4ed4-8496-4ed7712e255d X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: he/7dgq4kwM8Xy0Rib/S+gSHALC7K9cyxnvwVgAoqe9s7Dh1o+kiSbJnuOxWjWHyz5b7g1YF/8t7d1SsWOfSCw== X-MS-Exchange-Transport-CrossTenantHeadersStamped: CO1PR11MB4931 X-OriginatorOrg: intel.com X-BeenThere: dri-devel@lists.freedesktop.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Direct Rendering Infrastructure - Development List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Matthew Brost , =?utf-8?q?Thomas_Hellstr=C3=B6m?= , Daniel Vetter , Oded Gabbay , Francois Dugast , Rodrigo Vivi , Dave Airlie , Luis Strano Errors-To: dri-devel-bounces@lists.freedesktop.org Sender: "dri-devel" Let’s establish a merge plan for Xe, by writing down clear pre-merge goals, in order to avoid unnecessary delays. This initial document starts with a TODO list containing items with clear and measurable key results. Xe’s initial pull request should only be sent to dri-devel after all the items are clearly resolved. Since many of them involve some level of a community consensus, in many cases, the consensus will be reached in follow-up patches to this document with more details of the API or helpers that will be developed or modified. Besides of the items that are highlighted in this document, it is important to highlight that Oded, has been volunteered to give the overall ack on Xe driver as the way to confirm that it looks good for upstream. v2: Incorporated Daniel's feedback: - Do not make long-running compute a blocker. - Add a mention to drm-exec that that ties to vm_bind and long-running compute jobs. Then I also added GPUVA since I recently noticed that this ties also to the work Matt is doing on that front. - Added the devcoredump section. - Add the mention to Oded being volunteered for the overall ack. Cc: Dave Airlie Cc: Daniel Vetter Cc: Oded Gabbay Signed-off-by: Rodrigo Vivi Signed-off-by: Francois Dugast Signed-off-by: Luis Strano Signed-off-by: Matthew Brost Signed-off-by: Thomas Hellström Signed-off-by: Maarten Lankhorst Acked-by: Daniel Vetter --- Documentation/gpu/rfc/index.rst | 4 + Documentation/gpu/rfc/xe.rst | 234 ++++++++++++++++++++++++++++++++ 2 files changed, 238 insertions(+) create mode 100644 Documentation/gpu/rfc/xe.rst diff --git a/Documentation/gpu/rfc/index.rst b/Documentation/gpu/rfc/index.rst index 476719771eef..e4f7b005138d 100644 --- a/Documentation/gpu/rfc/index.rst +++ b/Documentation/gpu/rfc/index.rst @@ -31,3 +31,7 @@ host such documentation: .. toctree:: i915_vm_bind.rst + +.. toctree:: + + xe.rst diff --git a/Documentation/gpu/rfc/xe.rst b/Documentation/gpu/rfc/xe.rst new file mode 100644 index 000000000000..9227a5370653 --- /dev/null +++ b/Documentation/gpu/rfc/xe.rst @@ -0,0 +1,234 @@ +========================== +Xe – Merge Acceptance Plan +========================== +Xe is a new driver for Intel GPUs that supports both integrated and +discrete platforms starting with Tiger Lake (first Intel Xe Architecture). + +This document aims to establish a merge plan for the Xe, by writing down clear +pre-merge goals, in order to avoid unnecessary delays. + +Xe – Overview +============= +The main motivation of Xe is to have a fresh base to work from that is +unencumbered by older platforms, whilst also taking the opportunity to +rearchitect our driver to increase sharing across the drm subsystem, both +leveraging and allowing us to contribute more towards other shared components +like TTM and drm/scheduler. + +This is also an opportunity to start from the beginning with a clean uAPI that is +extensible by design and already aligned with the modern userspace needs. For +this reason, the memory model is solely based on GPU Virtual Address space +bind/unbind (‘VM_BIND’) of GEM buffer objects (BOs) and execution only supporting +explicit synchronization. With persistent mapping across the execution, the +userspace does not need to provide a list of all required mappings during each +submission. + +The new driver leverages a lot from i915. As for display, the intent is to share +the display code with the i915 driver so that there is maximum reuse there. + +As for the power management area, the goal is to have a much-simplified support +for the system suspend states (S-states), PCI device suspend states (D-states), +GPU/Render suspend states (R-states) and frequency management. It should leverage +as much as possible all the existent PCI-subsystem infrastructure (pm and +runtime_pm) and underlying firmware components such PCODE and GuC for the power +states and frequency decisions. + +Repository: + +https://gitlab.freedesktop.org/drm/xe/kernel (branch drm-xe-next) + +Xe – Platforms +============== +Currently, Xe is already functional and has experimental support for multiple +platforms starting from Tiger Lake, with initial support in userspace implemented +in Mesa (for Iris and Anv, our OpenGL and Vulkan drivers), as well as in NEO +(for OpenCL and Level0). + +During a transition period, platforms will be supported by both Xe and i915. +However, the force_probe mechanism existent in both drivers will allow only one +official and by-default probe at a given time. + +For instance, in order to probe a DG2 which PCI ID is 0x5690 by Xe instead of +i915, the following set of parameters need to be used: + +``` +i915.force_probe=!5690 xe.force_probe=5690 +``` + +In both drivers, the ‘.require_force_probe’ protection forces the user to use the +force_probe parameter while the driver is under development. This protection is +only removed when the support for the platform and the uAPI are stable. Stability +which needs to be demonstrated by CI results. + +In order to avoid user space regressions, i915 will continue to support all the +current platforms that are already out of this protection. Xe support will be +forever experimental and dependent on the usage of force_probe for these +platforms. + +When the time comes for Xe, the protection will be lifted on Xe and kept in i915. + +Xe driver will be protected with both STAGING Kconfig and force_probe. Changes in +the uAPI are expected while the driver is behind these protections. STAGING will +be removed when the driver uAPI gets to a mature state where we can guarantee the +‘no regression’ rule. Then force_probe will be lifted only for future platforms +that will be productized with Xe driver, but not with i915. + +Xe – Pre-Merge Goals +==================== + +Drm_scheduler +------------- +Xe primarily uses Firmware based scheduling (GuC FW). However, it will use +drm_scheduler as the scheduler ‘frontend’ for userspace submission in order to +resolve syncobj and dma-buf implicit sync dependencies. However, drm_scheduler is +not yet prepared to handle the 1-to-1 relationship between drm_gpu_scheduler and +drm_sched_entity. + +Deeper changes to drm_scheduler should *not* be required to get Xe accepted, but +some consensus needs to be reached between Xe and other community drivers that +could also benefit from this work, for coupling FW based/assisted submission such +as the ARM’s new Mali GPU driver, and others. + +As a key measurable result, the patch series introducing Xe itself shall not +depend on any other patch touching drm_scheduler itself that was not yet merged +through drm-misc. This, by itself, already includes the reach of an agreement for +uniform 1 to 1 relationship implementation / usage across drivers. + +GPU VA +------ +Two main goals of Xe are meeting together here: + +1) Have an uAPI that aligns with modern UMD needs. + +2) Early upstream engagement. + +RedHat engineers working on Nouveau proposed a new DRM feature to handle keeping +track of GPU virtual address mappings. This is still not merged upstream, but +this aligns very well with our goals and with our VM_BIND. The engagement with +upstream and the port of Xe towards GPUVA is already ongoing. + +As a key measurable result, Xe needs to be aligned with the GPU VA and working in +our tree. Missing Nouveau patches should *not* block Xe and any needed GPUVA +related patch should be independent and present on dri-devel or acked by +maintainers to go along with the first Xe pull request towards drm-next. + +DRM_VM_BIND +----------- +Nouveau, and Xe are all implementing ‘VM_BIND’ and new ‘Exec’ uAPIs in order to +fulfill the needs of the modern uAPI. Xe merge should *not* be blocked on the +development of a common new drm_infrastructure. However, the Xe team needs to +engage with the community to explore the options of a common API. + +As a key measurable result, the DRM_VM_BIND needs to be documented in this file +below, or this entire block deleted if the consensus is for independent drivers +vm_bind ioctls. + +Although having a common DRM level IOCTL for VM_BIND is not a requirement to get +Xe merged, it is mandatory to enforce the overall locking scheme for all major +structs and list (so vm and vma). So, a consensus is needed, and possibly some +common helpers. If helpers are needed, they should be also documented in this +document. + +ASYNC VM_BIND +------------- +Although having a common DRM level IOCTL for VM_BIND is not a requirement to get +Xe merged, it is mandatory to have a cross-driver consensus and understanding how +to handle async VM_BIND and interactions with userspace memory fences. Ideally +with helper support so people don't get it wrong in all possible ways. + +As a key measurable result, the benefits of ASYNC VM_BIND and a discussion of +various flavors, error handling and a sample API should be documented here or in +a separate document pointed to by this document. + +Userptr integration and vm_bind +------------------------------- +Different drivers implement different ways of dealing with execution of userptr. +With multiple drivers currently introducing support to VM_BIND, the goal is to +aim for a DRM consensus on what’s the best way to have that support. To some +extent this is already getting addressed itself with the GPUVA where likely the +userptr will be a GPUVA with a NULL GEM call VM bind directly on the userptr. +However, there are more aspects around the rules for that and the usage of +mmu_notifiers, locking and other aspects. + +This task here has the goal of introducing a documentation of the basic rules. + +The documentation *needs* to first live in this document (API session below) and +then moved to another more specific document or at Xe level or at DRM level. + +Documentation should include: + + * The userptr part of the VM_BIND api. + + * Locking, including the page-faulting case. + + * O(1) complexity under VM_BIND. + +Some parts of userptr like mmu_notifiers should become GPUVA or DRM helpers when +the second driver supporting VM_BIND+userptr appears. Details to be defined when +the time comes. + +Long running compute: minimal data structure/scaffolding +-------------------------------------------------------- +The generic scheduler code needs to include the handling of endless compute +contexts, with the minimal scaffolding for preempt-ctx fences (probably on the +drm_sched_entity) and making sure drm_scheduler can cope with the lack of job +completion fence. + +The goal is to achieve a consensus ahead of Xe initial pull-request, ideally with +this minimal drm/scheduler work, if needed, merged to drm-misc in a way that any +drm driver, including Xe, could re-use and add their own individual needs on top +in a next stage. However, this should not block the initial merge. + +This is a non-blocker item since the driver without the support for the long +running compute enabled is not a showstopper. + +Display integration with i915 +----------------------------- +In order to share the display code with the i915 driver so that there is maximum +reuse, the i915/display/ code is built twice, once for i915.ko and then for +xe.ko. Currently, the i915/display code in Xe tree is polluted with many 'ifdefs' +depending on the build target. The goal is to refactor both Xe and i915/display +code simultaneously in order to get a clean result before they land upstream, so +that display can already be part of the initial pull request towards drm-next. + +However, display code should not gate the acceptance of Xe in upstream. Xe +patches will be refactored in a way that display code can be removed, if needed, +from the first pull request of Xe towards drm-next. The expectation is that when +both drivers are part of the drm-tip, the introduction of cleaner patches will be +easier and speed up. + +Drm_exec +-------- +Helper to make dma_resv locking for a big number of buffers is getting removed in +the drm_exec series proposed in https://patchwork.freedesktop.org/patch/524376/ +If that happens, Xe needs to change and incorporate the changes in the driver. +The goal is to engage with the Community to understand if the best approach is to +move that to the drivers that are using it or if we should keep the helpers in +place waiting for Xe to get merged. + +This item ties into the GPUVA, VM_BIND, and even long-running compute support. + +As a key measurable result, we need to have a community consensus documented in +this document and the Xe driver prepared for the changes, if necessary. + +Dev_coredump +------------ + +Xe needs to align with other drivers on the way that the error states are +dumped, avoiding a Xe only error_state solution. The goal is to use devcoredump +infrastructure to report error states, since it produces a standardized way +by exposing a virtual and temporary /sys/class/devcoredump device. + +As the key measurable result, Xe driver needs to provide GPU snapshots captured +at hang time through devcoredump, but without depending on any core modification +of devcoredump infrastructure itself. + +Later, when we are in-tree, the goal is to collaborate with devcoredump +infrastructure with overall possible improvements, like multiple file support +for better organization of the dumps, snapshot support, dmesg extra print, +and whatever may make sense and help the overall infrastructure. + +Xe – uAPI high level overview +============================= + +...Warning: To be done in follow up patches after/when/where the main consensus in various items are individually reached.