From patchwork Thu Apr 24 21:44:04 2014 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Joel Fernandes X-Patchwork-Id: 4054361 Return-Path: X-Original-To: patchwork-linux-arm@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork1.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.19.201]) by patchwork1.web.kernel.org (Postfix) with ESMTP id 109249F271 for ; Thu, 24 Apr 2014 21:50:07 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id 09C9C20364 for ; Thu, 24 Apr 2014 21:50:06 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.9]) (using TLSv1.2 with cipher DHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id D93CD2024F for ; Thu, 24 Apr 2014 21:50:04 +0000 (UTC) Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1WdRUa-0005h6-UK; Thu, 24 Apr 2014 21:47:40 +0000 Received: from casper.infradead.org ([2001:770:15f::2]) by bombadil.infradead.org with esmtps (Exim 4.80.1 #2 (Red Hat Linux)) id 1WdRRx-0001y1-MI for linux-arm-kernel@bombadil.infradead.org; Thu, 24 Apr 2014 21:44:57 +0000 Received: from devils.ext.ti.com ([198.47.26.153]) by casper.infradead.org with esmtps (Exim 4.80.1 #2 (Red Hat Linux)) id 1WdRRu-00010s-5U for linux-arm-kernel@lists.infradead.org; Thu, 24 Apr 2014 21:44:55 +0000 Received: from dlelxv90.itg.ti.com ([172.17.2.17]) by devils.ext.ti.com (8.13.7/8.13.7) with ESMTP id s3OLiTg4025615; Thu, 24 Apr 2014 16:44:29 -0500 Received: from DFLE72.ent.ti.com (dfle72.ent.ti.com [128.247.5.109]) by dlelxv90.itg.ti.com (8.14.3/8.13.8) with ESMTP id s3OLiTEM009692; Thu, 24 Apr 2014 16:44:29 -0500 Received: from dflp33.itg.ti.com (10.64.6.16) by DFLE72.ent.ti.com (128.247.5.109) with Microsoft SMTP Server id 14.3.174.1; Thu, 24 Apr 2014 16:44:28 -0500 Received: from legion.dal.design.ti.com (legion.dal.design.ti.com [128.247.22.53]) by dflp33.itg.ti.com (8.14.3/8.13.8) with ESMTP id s3OLiSb5012916; Thu, 24 Apr 2014 16:44:28 -0500 Received: from joel-laptop.am.dhcp.ti.com (joel-laptop.am.dhcp.ti.com [10.247.29.57]) by legion.dal.design.ti.com (8.11.7p1+Sun/8.11.7) with ESMTP id s3OLiSt29818; Thu, 24 Apr 2014 16:44:28 -0500 (CDT) From: Joel Fernandes To: Linux OMAP List , Linux ARM Kernel List , Linux Kernel Mailing List Subject: [PATCH 21/26] ARM: OMAP: dmtimer: Add systimer flag to dmtimer structure Date: Thu, 24 Apr 2014 16:44:04 -0500 Message-ID: <1398375849-6017-22-git-send-email-joelf@ti.com> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1398375849-6017-1-git-send-email-joelf@ti.com> References: <1398375849-6017-1-git-send-email-joelf@ti.com> MIME-Version: 1.0 X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20140424_224454_548127_CA196236 X-CRM114-Status: GOOD ( 20.11 ) X-Spam-Score: -7.6 (-------) Cc: Tony Lindgren , Joel Fernandes X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.15 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+patchwork-linux-arm=patchwork.kernel.org@lists.infradead.org X-Spam-Status: No, score=-2.5 required=5.0 tests=BAYES_00,RP_MATCHES_RCVD, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP Add a systimer flag to mark that a timer is used for system timers, this will help simplify cases where we have to use runtime PM for non system timers, and we don't have explicitly pass arguments to functions to tell it to do runtime PM and context save or not. Also will be useful in upcoming patches to not do certain pm runtime checks for !systimers. Signed-off-by: Joel Fernandes --- arch/arm/mach-omap2/timer.c | 12 ++++++------ arch/arm/plat-omap/dmtimer.c | 11 ++++++----- arch/arm/plat-omap/include/plat/dmtimer.h | 5 +++-- drivers/media/rc/ir-rx51.c | 4 ++-- drivers/staging/tidspbridge/core/dsp-clock.c | 4 ++-- 5 files changed, 19 insertions(+), 17 deletions(-) diff --git a/arch/arm/mach-omap2/timer.c b/arch/arm/mach-omap2/timer.c index 2d8ea96..5cceaae 100644 --- a/arch/arm/mach-omap2/timer.c +++ b/arch/arm/mach-omap2/timer.c @@ -64,7 +64,7 @@ /* Clockevent code */ -static struct omap_dm_timer clkev; +static struct omap_dm_timer clkev = { .systimer = 1 }; static struct clock_event_device clockevent_gpt; #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER @@ -95,7 +95,7 @@ static struct irqaction omap2_gp_timer_irq = { static int omap2_gp_timer_set_next_event(unsigned long cycles, struct clock_event_device *evt) { - omap_dm_timer_set_load_start(&clkev, 0xffffffff - cycles, 0, 0); + omap_dm_timer_set_load_start(&clkev, 0xffffffff - cycles, 0); return 0; } @@ -105,13 +105,13 @@ static void omap2_gp_timer_set_mode(enum clock_event_mode mode, { u32 period; - omap_dm_timer_stop(&clkev, 0); + omap_dm_timer_stop(&clkev); switch (mode) { case CLOCK_EVT_MODE_PERIODIC: period = clkev.rate / HZ; period -= 1; - omap_dm_timer_set_load_start(&clkev, 0xffffffff - period, 1, 0); + omap_dm_timer_set_load_start(&clkev, 0xffffffff - period, 1); break; case CLOCK_EVT_MODE_ONESHOT: break; @@ -415,7 +415,7 @@ static void __init omap2_gp_clockevent_init(int gptimer_id, } /* Clocksource code */ -static struct omap_dm_timer clksrc; +static struct omap_dm_timer clksrc = { .systimer = 1 }; static bool use_gptimer_clksrc; /* @@ -524,7 +524,7 @@ static void __init omap2_gptimer_clocksource_init(int gptimer_id, clocksource_gpt.name = "timer_clksrc"; - omap_dm_timer_set_load_start(&clksrc, 0, 1, 0); + omap_dm_timer_set_load_start(&clksrc, 0, 1); sched_clock_register(dmtimer_read_sched_clock, 32, clksrc.rate); diff --git a/arch/arm/plat-omap/dmtimer.c b/arch/arm/plat-omap/dmtimer.c index 8602586..504784f 100644 --- a/arch/arm/plat-omap/dmtimer.c +++ b/arch/arm/plat-omap/dmtimer.c @@ -467,7 +467,7 @@ int omap_dm_timer_start(struct omap_dm_timer *timer) } EXPORT_SYMBOL_GPL(omap_dm_timer_start); -int omap_dm_timer_stop(struct omap_dm_timer *timer, int pm) +int omap_dm_timer_stop(struct omap_dm_timer *timer) { u32 l; unsigned long rate; @@ -495,7 +495,7 @@ int omap_dm_timer_stop(struct omap_dm_timer *timer, int pm) /* Ack possibly pending interrupt */ __raw_writel(OMAP_TIMER_INT_OVERFLOW, timer->irq_stat); - if (pm) { + if (!timer->systimer) { timer->context.tclr = l; omap_dm_timer_disable(timer); } @@ -589,7 +589,7 @@ EXPORT_SYMBOL_GPL(omap_dm_timer_set_load); /* Optimized set_load which removes costly spin wait in timer_start */ int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, unsigned int load, - int autoreload, int pm) + int autoreload) { int rc; u32 mask = ~0, val = 0; @@ -597,7 +597,7 @@ int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, unsigned int load, if (unlikely(!timer)) return -EINVAL; - if (pm) { + if (!timer->systimer) { rc = omap_dm_timer_enable(timer); if (rc) return rc; @@ -615,12 +615,13 @@ int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, unsigned int load, omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, load); val = omap_dm_timer_write_ctrl(timer, mask, val); - if (pm) { + if (!timer->systimer) { /* Save the context */ timer->context.tclr = val; timer->context.tldr = load; timer->context.tcrr = load; } + return 0; } EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start); diff --git a/arch/arm/plat-omap/include/plat/dmtimer.h b/arch/arm/plat-omap/include/plat/dmtimer.h index 1d3d9bb..7005a1e 100644 --- a/arch/arm/plat-omap/include/plat/dmtimer.h +++ b/arch/arm/plat-omap/include/plat/dmtimer.h @@ -118,6 +118,7 @@ struct omap_dm_timer { int (*get_context_loss_count)(struct device *); int ctx_loss_count; int revision; + int systimer; u32 capability; u32 errata; struct platform_device *pdev; @@ -141,12 +142,12 @@ struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer); int omap_dm_timer_trigger(struct omap_dm_timer *timer); int omap_dm_timer_start(struct omap_dm_timer *timer); -int omap_dm_timer_stop(struct omap_dm_timer *timer, int pm); +int omap_dm_timer_stop(struct omap_dm_timer *timer); int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source); int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload, unsigned int value); int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, unsigned int load, - int autoreload, int pm); + int autoreload); int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable, unsigned int match); int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on, int toggle, int trigger); int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler); diff --git a/drivers/media/rc/ir-rx51.c b/drivers/media/rc/ir-rx51.c index 3dc736d..b1e19a2 100644 --- a/drivers/media/rc/ir-rx51.c +++ b/drivers/media/rc/ir-rx51.c @@ -165,8 +165,8 @@ end: /* Stop TX here */ lirc_rx51_off(lirc_rx51); lirc_rx51->wbuf_index = -1; - omap_dm_timer_stop(lirc_rx51->pwm_timer, 1); - omap_dm_timer_stop(lirc_rx51->pulse_timer, 1); + omap_dm_timer_stop(lirc_rx51->pwm_timer); + omap_dm_timer_stop(lirc_rx51->pulse_timer); omap_dm_timer_set_int_enable(lirc_rx51->pulse_timer, 0); wake_up_interruptible(&lirc_rx51->wqueue); diff --git a/drivers/staging/tidspbridge/core/dsp-clock.c b/drivers/staging/tidspbridge/core/dsp-clock.c index 6ac36d1..e4b4181 100644 --- a/drivers/staging/tidspbridge/core/dsp-clock.c +++ b/drivers/staging/tidspbridge/core/dsp-clock.c @@ -189,7 +189,7 @@ void dsp_gpt_wait_overflow(short int clk_id, unsigned int load) * Set counter value to overflow counter after * one tick and start timer. */ - omap_dm_timer_set_load_start(gpt, load, 0, 1); + omap_dm_timer_set_load_start(gpt, load, 0); /* Wait 80us for timer to overflow */ udelay(80); @@ -300,7 +300,7 @@ int dsp_clk_disable(enum dsp_clk_id clk_id) clk_disable(iva2_clk); break; case GPT_CLK: - status = omap_dm_timer_stop(timer[clk_id - 1], 1); + status = omap_dm_timer_stop(timer[clk_id - 1]); break; #ifdef CONFIG_OMAP_MCBSP case MCBSP_CLK: