From patchwork Thu May 7 07:13:11 2015 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Barry Song <21cnbao@gmail.com> X-Patchwork-Id: 6354301 Return-Path: X-Original-To: patchwork-linux-arm@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork2.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.136]) by patchwork2.web.kernel.org (Postfix) with ESMTP id F0A42BEEE1 for ; Thu, 7 May 2015 07:13:04 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id 6FFFD203AC for ; Thu, 7 May 2015 07:13:02 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.9]) (using TLSv1.2 with cipher DHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 52AB7203B1 for ; Thu, 7 May 2015 07:12:59 +0000 (UTC) Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1YqFx0-0000E8-N7; Thu, 07 May 2015 07:10:30 +0000 Received: from mail-pd0-x229.google.com ([2607:f8b0:400e:c02::229]) by bombadil.infradead.org with esmtps (Exim 4.80.1 #2 (Red Hat Linux)) id 1YqFwT-0007FC-0H for linux-arm-kernel@lists.infradead.org; Thu, 07 May 2015 07:10:00 +0000 Received: by pdea3 with SMTP id a3so33243689pde.3 for ; Thu, 07 May 2015 00:09:35 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20120113; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=bNqryBKCtDqPgZXrP1oKrZ9cFJMWBGGP7pdTUiLCg9E=; b=MoLwz/QBdXOyUZepIY9OTCBL1CWJU/LSzZFxTdRK/ZnCov8Ks1873784aRuiQbXxz5 7R4KM0W/c3qxe655x8faaW23lnMSc+K8xRXsEUoWSLn9qj+9JL76IxHxhluJufJsCuzj 6Peaj3T4ZPjkaO9fTUhOgALrjbCFajzz9oHT89fNUg1/yR197RfDKD4UeppA487tiEVG SpAGHu5621I+hzGsV3b6jhnqR6JebEK6WTVjpFC6BhHAmvryYLQaicBjTs1bvMbGJcVT Xzyg9nPY6pgTihHip9zVpcadva703P/16huyr+QfyE/SKXvQpyIuaI2MeWKf+bKXpA3I tkxQ== X-Received: by 10.70.103.177 with SMTP id fx17mr4456570pdb.11.1430982575848; Thu, 07 May 2015 00:09:35 -0700 (PDT) Received: from ip-172-31-29-47.ap-northeast-1.compute.internal (ec2-54-65-106-64.ap-northeast-1.compute.amazonaws.com. [54.65.106.64]) by mx.google.com with ESMTPSA id v7sm1078677pde.81.2015.05.07.00.09.33 (version=TLSv1.2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Thu, 07 May 2015 00:09:34 -0700 (PDT) From: Barry Song <21cnbao@gmail.com> To: broonie@kernel.org, linux-spi@vger.kernel.org Subject: [PATCH 2/2] spi: sirf: add support for USP-based SPI Date: Thu, 7 May 2015 07:13:11 +0000 Message-Id: <1430982791-8681-2-git-send-email-21cnbao@gmail.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1430982791-8681-1-git-send-email-21cnbao@gmail.com> References: <1430982791-8681-1-git-send-email-21cnbao@gmail.com> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20150507_000957_220624_C125907D X-CRM114-Status: GOOD ( 17.54 ) X-Spam-Score: -0.1 (/) Cc: Qipan Li , workgroup.linux@csr.com, linux-arm-kernel@lists.infradead.org, Barry Song X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.18-1 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , MIME-Version: 1.0 Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+patchwork-linux-arm=patchwork.kernel.org@lists.infradead.org X-Spam-Status: No, score=-4.1 required=5.0 tests=BAYES_00, DKIM_ADSP_CUSTOM_MED, DKIM_SIGNED, FREEMAIL_FROM, RCVD_IN_DNSWL_MED, T_DKIM_INVALID, T_RP_MATCHES_RCVD, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP From: Qipan Li USP is a general purpose serial port in SiRFSoC, which can work as SPI. the most data flow of USP and pure SPI is same with main differences in registers layout. this patch moves registers layout to private data, and use flags to differentiate other minor differences between prima2-spi, prima2-usp and atlas7-usp for hardware configuration. Signed-off-by: Qipan Li Signed-off-by: Barry Song --- Documentation/devicetree/bindings/spi/spi-sirf.txt | 3 +- drivers/spi/spi-sirf.c | 723 +++++++++++++++------ 2 files changed, 537 insertions(+), 189 deletions(-) diff --git a/Documentation/devicetree/bindings/spi/spi-sirf.txt b/Documentation/devicetree/bindings/spi/spi-sirf.txt index 4c7adb8f..ddd78ff 100644 --- a/Documentation/devicetree/bindings/spi/spi-sirf.txt +++ b/Documentation/devicetree/bindings/spi/spi-sirf.txt @@ -1,7 +1,8 @@ * CSR SiRFprimaII Serial Peripheral Interface Required properties: -- compatible : Should be "sirf,prima2-spi" +- compatible : Should be "sirf,prima2-spi", "sirf,prima2-usp" + or "sirf,atlas7-usp" - reg : Offset and length of the register set for the device - interrupts : Should contain SPI interrupt - resets: phandle to the reset controller asserting this device in diff --git a/drivers/spi/spi-sirf.c b/drivers/spi/spi-sirf.c index ae4bd11..d3c739a 100644 --- a/drivers/spi/spi-sirf.c +++ b/drivers/spi/spi-sirf.c @@ -26,28 +26,6 @@ #include #define DRIVER_NAME "sirfsoc_spi" - -#define SIRFSOC_SPI_CTRL 0x0000 -#define SIRFSOC_SPI_CMD 0x0004 -#define SIRFSOC_SPI_TX_RX_EN 0x0008 -#define SIRFSOC_SPI_INT_EN 0x000C -#define SIRFSOC_SPI_INT_STATUS 0x0010 -#define SIRFSOC_SPI_TX_DMA_IO_CTRL 0x0100 -#define SIRFSOC_SPI_TX_DMA_IO_LEN 0x0104 -#define SIRFSOC_SPI_TXFIFO_CTRL 0x0108 -#define SIRFSOC_SPI_TXFIFO_LEVEL_CHK 0x010C -#define SIRFSOC_SPI_TXFIFO_OP 0x0110 -#define SIRFSOC_SPI_TXFIFO_STATUS 0x0114 -#define SIRFSOC_SPI_TXFIFO_DATA 0x0118 -#define SIRFSOC_SPI_RX_DMA_IO_CTRL 0x0120 -#define SIRFSOC_SPI_RX_DMA_IO_LEN 0x0124 -#define SIRFSOC_SPI_RXFIFO_CTRL 0x0128 -#define SIRFSOC_SPI_RXFIFO_LEVEL_CHK 0x012C -#define SIRFSOC_SPI_RXFIFO_OP 0x0130 -#define SIRFSOC_SPI_RXFIFO_STATUS 0x0134 -#define SIRFSOC_SPI_RXFIFO_DATA 0x0138 -#define SIRFSOC_SPI_DUMMY_DELAY_CTL 0x0144 - /* SPI CTRL register defines */ #define SIRFSOC_SPI_SLV_MODE BIT(16) #define SIRFSOC_SPI_CMD_MODE BIT(17) @@ -80,8 +58,6 @@ #define SIRFSOC_SPI_TXFIFO_THD_INT_EN BIT(9) #define SIRFSOC_SPI_FRM_END_INT_EN BIT(10) -#define SIRFSOC_SPI_INT_MASK_ALL 0x1FFF - /* Interrupt status */ #define SIRFSOC_SPI_RX_DONE BIT(0) #define SIRFSOC_SPI_TX_DONE BIT(1) @@ -110,20 +86,80 @@ #define SIRFSOC_SPI_FIFO_WIDTH_BYTE (0 << 0) #define SIRFSOC_SPI_FIFO_WIDTH_WORD (1 << 0) #define SIRFSOC_SPI_FIFO_WIDTH_DWORD (2 << 0) - -/* FIFO Status */ -#define SIRFSOC_SPI_FIFO_LEVEL_MASK 0xFF -#define SIRFSOC_SPI_FIFO_FULL BIT(8) -#define SIRFSOC_SPI_FIFO_EMPTY BIT(9) - -/* 256 bytes rx/tx FIFO */ -#define SIRFSOC_SPI_FIFO_SIZE 256 -#define SIRFSOC_SPI_DAT_FRM_LEN_MAX (64 * 1024) - -#define SIRFSOC_SPI_FIFO_SC(x) ((x) & 0x3F) -#define SIRFSOC_SPI_FIFO_LC(x) (((x) & 0x3F) << 10) -#define SIRFSOC_SPI_FIFO_HC(x) (((x) & 0x3F) << 20) -#define SIRFSOC_SPI_FIFO_THD(x) (((x) & 0xFF) << 2) +/* USP related */ +#define SIRFSOC_USP_SYNC_MODE BIT(0) +#define SIRFSOC_USP_SLV_MODE BIT(1) +#define SIRFSOC_USP_LSB BIT(4) +#define SIRFSOC_USP_EN BIT(5) +#define SIRFSOC_USP_RXD_FALLING_EDGE BIT(6) +#define SIRFSOC_USP_TXD_FALLING_EDGE BIT(7) +#define SIRFSOC_USP_CS_HIGH_VALID BIT(9) +#define SIRFSOC_USP_SCLK_IDLE_STAT BIT(11) +#define SIRFSOC_USP_TFS_IO_MODE BIT(14) +#define SIRFSOC_USP_TFS_IO_INPUT BIT(19) + +#define SIRFSOC_USP_RXD_DELAY_LEN_MASK 0xFF +#define SIRFSOC_USP_TXD_DELAY_LEN_MASK 0xFF +#define SIRFSOC_USP_RXD_DELAY_OFFSET 0 +#define SIRFSOC_USP_TXD_DELAY_OFFSET 8 +#define SIRFSOC_USP_RXD_DELAY_LEN 1 +#define SIRFSOC_USP_TXD_DELAY_LEN 1 +#define SIRFSOC_USP_CLK_DIVISOR_OFFSET 21 +#define SIRFSOC_USP_CLK_DIVISOR_MASK 0x3FF +#define SIRFSOC_USP_CLK_10_11_MASK 0x3 +#define SIRFSOC_USP_CLK_10_11_OFFSET 30 +#define SIRFSOC_USP_CLK_12_15_MASK 0xF +#define SIRFSOC_USP_CLK_12_15_OFFSET 24 + +#define SIRFSOC_USP_TX_DATA_OFFSET 0 +#define SIRFSOC_USP_TX_SYNC_OFFSET 8 +#define SIRFSOC_USP_TX_FRAME_OFFSET 16 +#define SIRFSOC_USP_TX_SHIFTER_OFFSET 24 + +#define SIRFSOC_USP_TX_DATA_MASK 0xFF +#define SIRFSOC_USP_TX_SYNC_MASK 0xFF +#define SIRFSOC_USP_TX_FRAME_MASK 0xFF +#define SIRFSOC_USP_TX_SHIFTER_MASK 0x1F + +#define SIRFSOC_USP_RX_DATA_OFFSET 0 +#define SIRFSOC_USP_RX_FRAME_OFFSET 8 +#define SIRFSOC_USP_RX_SHIFTER_OFFSET 16 + +#define SIRFSOC_USP_RX_DATA_MASK 0xFF +#define SIRFSOC_USP_RX_FRAME_MASK 0xFF +#define SIRFSOC_USP_RX_SHIFTER_MASK 0x1F +#define SIRFSOC_USP_CS_HIGH_VALUE BIT(1) +enum sirf_spi_type { + SIRF_REAL_SPI, + SIRF_USP_SPI, +}; +#define SIRFSOC_SPI_FIFO_LEVEL_MASK(s) ((s->spi_type == SIRF_REAL_SPI) ? \ + 0xFF : ((s->is_atlas7_usp == 1) ? \ + 0x1FF : 0x7F)) +#define SIRFSOC_SPI_FIFO_FULL(s) ((s->spi_type == SIRF_REAL_SPI) ? \ + BIT(8) : ((s->is_atlas7_usp == 1) ? \ + BIT(9) : BIT(7))) +#define SIRFSOC_SPI_FIFO_EMPTY(s) ((s->spi_type == SIRF_REAL_SPI) ? \ + BIT(9) : ((s->is_atlas7_usp == 1) ? \ + BIT(10) : BIT(8))) + +#define SIRFSOC_SPI_FIFO_SIZE(s) ((s->spi_type == SIRF_REAL_SPI) ? \ + 256 : ((s->is_atlas7_usp == 1) ? \ + 512 : 128)) +#define SIRFSOC_SPI_DAT_FRM_LEN_MAX(s) ((s->spi_type == SIRF_REAL_SPI) ? \ + (64 * 1024) : (1024 * 1024)) +#define SIRFSOC_SPI_FIFO_SC(s, x) ((s->spi_type == SIRF_REAL_SPI) ? \ + ((x) & 0x3F) : ((s->is_atlas7_usp == 1) ?\ + ((x) & 0x3F) : ((x) & 0x1F))) +#define SIRFSOC_SPI_FIFO_LC(s, x) ((s->spi_type == SIRF_REAL_SPI) ? \ + (((x) & 0x3F) << 10) : ((s->is_atlas7_usp == 1) ?\ + (((x) & 0x3F) << 10) : (((x) & 0x1F) << 10))) +#define SIRFSOC_SPI_FIFO_HC(s, x) ((s->spi_type == SIRF_REAL_SPI) ? \ + (((x) & 0x3F) << 20) : ((s->is_atlas7_usp == 1) ?\ + (((x) & 0x1F) << 20) : (((x) & 0x1F) << 20))) +#define SIRFSOC_SPI_FIFO_THD(s, x) ((s->spi_type == SIRF_REAL_SPI) ? \ + (((x) & 0xFF) << 2) : ((s->is_atlas7_usp == 1) ?\ + (((x) & 0x1FF) << 2) : (((x) & 0x7F) << 2))) /* * only if the rx/tx buffer and transfer size are 4-bytes aligned, we use dma @@ -137,6 +173,93 @@ #define SIRFSOC_MAX_CMD_BYTES 4 #define SIRFSOC_SPI_DEFAULT_FRQ 1000000 +struct sirf_spi_register { + /*SPI and USP-SPI common*/ + u32 tx_rx_en; + u32 int_en; + u32 int_st; + u32 tx_dma_io_ctrl; + u32 tx_dma_io_len; + u32 txfifo_ctrl; + u32 txfifo_level_chk; + u32 txfifo_op; + u32 txfifo_st; + u32 txfifo_data; + u32 rx_dma_io_ctrl; + u32 rx_dma_io_len; + u32 rxfifo_ctrl; + u32 rxfifo_level_chk; + u32 rxfifo_op; + u32 rxfifo_st; + u32 rxfifo_data; + /*SPI self*/ + u32 spi_ctrl; + u32 spi_cmd; + u32 spi_dummy_delay_ctrl; + /*USP-SPI self*/ + u32 usp_mode1; + u32 usp_mode2; + u32 usp_tx_frame_ctrl; + u32 usp_rx_frame_ctrl; + u32 usp_pin_io_data; + u32 usp_risc_dsp_mode; + u32 usp_async_param_reg; + u32 usp_irda_x_mode_div; + u32 usp_sm_cfg; + u32 usp_int_en_clr; +}; + +struct sirf_spi_register sirf_real_spi = { + .tx_rx_en = 0x8, + .int_en = 0xc, + .int_st = 0x10, + .tx_dma_io_ctrl = 0x100, + .tx_dma_io_len = 0x104, + .txfifo_ctrl = 0x108, + .txfifo_level_chk = 0x10c, + .txfifo_op = 0x110, + .txfifo_st = 0x114, + .txfifo_data = 0x118, + .rx_dma_io_ctrl = 0x120, + .rx_dma_io_len = 0x124, + .rxfifo_ctrl = 0x128, + .rxfifo_level_chk = 0x12c, + .rxfifo_op = 0x130, + .rxfifo_st = 0x134, + .rxfifo_data = 0x138, + .spi_ctrl = 0x0, + .spi_cmd = 0x4, + .spi_dummy_delay_ctrl = 0x144, +}; +struct sirf_spi_register sirf_usp_spi = { + .tx_rx_en = 0x10, + .int_en = 0x14, + .int_st = 0x18, + .tx_dma_io_ctrl = 0x100, + .tx_dma_io_len = 0x104, + .txfifo_ctrl = 0x108, + .txfifo_level_chk = 0x10c, + .txfifo_op = 0x110, + .txfifo_st = 0x114, + .txfifo_data = 0x118, + .rx_dma_io_ctrl = 0x120, + .rx_dma_io_len = 0x124, + .rxfifo_ctrl = 0x128, + .rxfifo_level_chk = 0x12c, + .rxfifo_op = 0x130, + .rxfifo_st = 0x134, + .rxfifo_data = 0x138, + .usp_mode1 = 0x0, + .usp_mode2 = 0x4, + .usp_tx_frame_ctrl = 0x8, + .usp_rx_frame_ctrl = 0xc, + .usp_pin_io_data = 0x1c, + .usp_risc_dsp_mode = 0x20, + .usp_async_param_reg = 0x24, + .usp_irda_x_mode_div = 0x28, + .usp_sm_cfg = 0x2c, + .usp_int_en_clr = 0x140, +}; struct sirfsoc_spi { struct spi_bitbang bitbang; struct completion rx_done; @@ -173,14 +296,24 @@ struct sirfsoc_spi { */ bool tx_by_cmd; bool hw_cs; + enum sirf_spi_type spi_type; + struct sirf_spi_register *spi_register; + bool is_atlas7_usp; }; +static struct sirf_spi_register *get_sirf_spi_register(struct sirfsoc_spi *sspi) +{ + return sspi->spi_register; +} + static void spi_sirfsoc_rx_word_u8(struct sirfsoc_spi *sspi) { u32 data; u8 *rx = sspi->rx; + struct sirf_spi_register *spi_reg; - data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA); + spi_reg = get_sirf_spi_register(sspi); + data = readl(sspi->base + spi_reg->rxfifo_data); if (rx) { *rx++ = (u8) data; @@ -194,13 +327,14 @@ static void spi_sirfsoc_tx_word_u8(struct sirfsoc_spi *sspi) { u32 data = 0; const u8 *tx = sspi->tx; + struct sirf_spi_register *spi_reg; + spi_reg = get_sirf_spi_register(sspi); if (tx) { data = *tx++; sspi->tx = tx; } - - writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA); + writel(data, sspi->base + spi_reg->txfifo_data); sspi->left_tx_word--; } @@ -208,8 +342,10 @@ static void spi_sirfsoc_rx_word_u16(struct sirfsoc_spi *sspi) { u32 data; u16 *rx = sspi->rx; + struct sirf_spi_register *spi_reg; - data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA); + spi_reg = get_sirf_spi_register(sspi); + data = readl(sspi->base + spi_reg->rxfifo_data); if (rx) { *rx++ = (u16) data; @@ -223,13 +359,15 @@ static void spi_sirfsoc_tx_word_u16(struct sirfsoc_spi *sspi) { u32 data = 0; const u16 *tx = sspi->tx; + struct sirf_spi_register *spi_reg; + spi_reg = get_sirf_spi_register(sspi); if (tx) { data = *tx++; sspi->tx = tx; } - writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA); + writel(data, sspi->base + spi_reg->txfifo_data); sspi->left_tx_word--; } @@ -237,8 +375,10 @@ static void spi_sirfsoc_rx_word_u32(struct sirfsoc_spi *sspi) { u32 data; u32 *rx = sspi->rx; + struct sirf_spi_register *spi_reg; - data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA); + spi_reg = get_sirf_spi_register(sspi); + data = readl(sspi->base + spi_reg->rxfifo_data); if (rx) { *rx++ = (u32) data; @@ -253,47 +393,62 @@ static void spi_sirfsoc_tx_word_u32(struct sirfsoc_spi *sspi) { u32 data = 0; const u32 *tx = sspi->tx; + struct sirf_spi_register *spi_reg; + spi_reg = get_sirf_spi_register(sspi); if (tx) { data = *tx++; sspi->tx = tx; } - writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA); + writel(data, sspi->base + spi_reg->txfifo_data); sspi->left_tx_word--; } static irqreturn_t spi_sirfsoc_irq(int irq, void *dev_id) { struct sirfsoc_spi *sspi = dev_id; - u32 spi_stat = readl(sspi->base + SIRFSOC_SPI_INT_STATUS); - if (sspi->tx_by_cmd && (spi_stat & SIRFSOC_SPI_FRM_END)) { + struct sirf_spi_register *spi_reg; + u32 spi_stat; + + spi_reg = get_sirf_spi_register(sspi); + spi_stat = readl(sspi->base + spi_reg->int_st); + if (sspi->tx_by_cmd && sspi->spi_type == SIRF_REAL_SPI + && (spi_stat & SIRFSOC_SPI_FRM_END)) { complete(&sspi->tx_done); - writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN); - writel(SIRFSOC_SPI_INT_MASK_ALL, - sspi->base + SIRFSOC_SPI_INT_STATUS); + if (sspi->is_atlas7_usp) + writel(~0UL, sspi->base + spi_reg->usp_int_en_clr); + else + writel(0x0, sspi->base + spi_reg->int_en); + writel(readl(sspi->base + spi_reg->int_st), + sspi->base + spi_reg->int_st); return IRQ_HANDLED; } - /* Error Conditions */ if (spi_stat & SIRFSOC_SPI_RX_OFLOW || spi_stat & SIRFSOC_SPI_TX_UFLOW) { complete(&sspi->tx_done); complete(&sspi->rx_done); - writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN); - writel(SIRFSOC_SPI_INT_MASK_ALL, - sspi->base + SIRFSOC_SPI_INT_STATUS); + if (sspi->is_atlas7_usp) + writel(~0UL, sspi->base + spi_reg->usp_int_en_clr); + else + writel(0x0, sspi->base + spi_reg->int_en); + writel(readl(sspi->base + spi_reg->int_st), + sspi->base + spi_reg->int_st); return IRQ_HANDLED; } if (spi_stat & SIRFSOC_SPI_TXFIFO_EMPTY) complete(&sspi->tx_done); - while (!(readl(sspi->base + SIRFSOC_SPI_INT_STATUS) & + while (!(readl(sspi->base + spi_reg->int_st) & SIRFSOC_SPI_RX_IO_DMA)) cpu_relax(); complete(&sspi->rx_done); - writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN); - writel(SIRFSOC_SPI_INT_MASK_ALL, - sspi->base + SIRFSOC_SPI_INT_STATUS); + if (sspi->is_atlas7_usp) + writel(~0UL, sspi->base + spi_reg->usp_int_en_clr); + else + writel(0x0, sspi->base + spi_reg->int_en); + writel(readl(sspi->base + spi_reg->int_st), + sspi->base + spi_reg->int_st); return IRQ_HANDLED; } @@ -311,10 +466,12 @@ static void spi_sirfsoc_cmd_transfer(struct spi_device *spi, struct sirfsoc_spi *sspi; int timeout = t->len * 10; u32 cmd; + struct sirf_spi_register *spi_reg; sspi = spi_master_get_devdata(spi->master); - writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP); + spi_reg = get_sirf_spi_register(sspi); + writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + spi_reg->txfifo_op); + writel(SIRFSOC_SPI_FIFO_START, sspi->base + spi_reg->txfifo_op); memcpy(&cmd, sspi->tx, t->len); if (sspi->word_width == 1 && !(spi->mode & SPI_LSB_FIRST)) cmd = cpu_to_be32(cmd) >> @@ -322,11 +479,11 @@ static void spi_sirfsoc_cmd_transfer(struct spi_device *spi, if (sspi->word_width == 2 && t->len == 4 && (!(spi->mode & SPI_LSB_FIRST))) cmd = ((cmd & 0xffff) << 16) | (cmd >> 16); - writel(cmd, sspi->base + SIRFSOC_SPI_CMD); + writel(cmd, sspi->base + spi_reg->spi_cmd); writel(SIRFSOC_SPI_FRM_END_INT_EN, - sspi->base + SIRFSOC_SPI_INT_EN); + sspi->base + spi_reg->int_en); writel(SIRFSOC_SPI_CMD_TX_EN, - sspi->base + SIRFSOC_SPI_TX_RX_EN); + sspi->base + spi_reg->tx_rx_en); if (wait_for_completion_timeout(&sspi->tx_done, timeout) == 0) { dev_err(&spi->dev, "cmd transfer timeout\n"); return; @@ -340,27 +497,52 @@ static void spi_sirfsoc_dma_transfer(struct spi_device *spi, struct sirfsoc_spi *sspi; struct dma_async_tx_descriptor *rx_desc, *tx_desc; int timeout = t->len * 10; + struct sirf_spi_register *spi_reg; sspi = spi_master_get_devdata(spi->master); - writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP); - writel(0, sspi->base + SIRFSOC_SPI_INT_EN); - writel(SIRFSOC_SPI_INT_MASK_ALL, sspi->base + SIRFSOC_SPI_INT_STATUS); - if (sspi->left_tx_word < SIRFSOC_SPI_DAT_FRM_LEN_MAX) { - writel(readl(sspi->base + SIRFSOC_SPI_CTRL) | - SIRFSOC_SPI_ENA_AUTO_CLR | SIRFSOC_SPI_MUL_DAT_MODE, - sspi->base + SIRFSOC_SPI_CTRL); - writel(sspi->left_tx_word - 1, - sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN); - writel(sspi->left_tx_word - 1, - sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN); + spi_reg = get_sirf_spi_register(sspi); + writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + spi_reg->rxfifo_op); + writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + spi_reg->txfifo_op); + if (sspi->spi_type == SIRF_USP_SPI) { + writel(0x0, sspi->base + spi_reg->rxfifo_op); + writel(0x0, sspi->base + spi_reg->txfifo_op); + } + if (sspi->spi_type == SIRF_REAL_SPI) { + writel(SIRFSOC_SPI_FIFO_START, + sspi->base + spi_reg->rxfifo_op); + writel(SIRFSOC_SPI_FIFO_START, + sspi->base + spi_reg->txfifo_op); + } + if (sspi->is_atlas7_usp) + writel(~0UL, sspi->base + spi_reg->usp_int_en_clr); + else + writel(0, sspi->base + spi_reg->int_en); + writel(readl(sspi->base + spi_reg->int_st), + sspi->base + spi_reg->int_st); + if (sspi->left_tx_word < SIRFSOC_SPI_DAT_FRM_LEN_MAX(sspi)) { + if (sspi->spi_type == SIRF_REAL_SPI) { + writel(readl(sspi->base + spi_reg->spi_ctrl) | + SIRFSOC_SPI_ENA_AUTO_CLR | + SIRFSOC_SPI_MUL_DAT_MODE, + sspi->base + spi_reg->spi_ctrl); + writel(sspi->left_tx_word - 1, + sspi->base + spi_reg->tx_dma_io_len); + writel(sspi->left_tx_word - 1, + sspi->base + spi_reg->rx_dma_io_len); + } + if (sspi->spi_type == SIRF_USP_SPI) { + /*USP simulate SPI, tx/rx_dma_io_len indicates bytes*/ + writel(sspi->left_tx_word * sspi->word_width, + sspi->base + spi_reg->tx_dma_io_len); + writel(sspi->left_tx_word * sspi->word_width, + sspi->base + spi_reg->rx_dma_io_len); + } } else { - writel(readl(sspi->base + SIRFSOC_SPI_CTRL), - sspi->base + SIRFSOC_SPI_CTRL); - writel(0, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN); - writel(0, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN); + if (sspi->spi_type == SIRF_REAL_SPI) + writel(readl(sspi->base + spi_reg->spi_ctrl), + sspi->base + spi_reg->spi_ctrl); + writel(0, sspi->base + spi_reg->tx_dma_io_len); + writel(0, sspi->base + spi_reg->rx_dma_io_len); } sspi->dst_start = dma_map_single(&spi->dev, sspi->rx, t->len, (t->tx_buf != t->rx_buf) ? @@ -385,7 +567,13 @@ static void spi_sirfsoc_dma_transfer(struct spi_device *spi, dma_async_issue_pending(sspi->tx_chan); dma_async_issue_pending(sspi->rx_chan); writel(SIRFSOC_SPI_RX_EN | SIRFSOC_SPI_TX_EN, - sspi->base + SIRFSOC_SPI_TX_RX_EN); + sspi->base + spi_reg->tx_rx_en); + if (sspi->spi_type == SIRF_USP_SPI) { + writel(SIRFSOC_SPI_FIFO_START, + sspi->base + spi_reg->rxfifo_op); + writel(SIRFSOC_SPI_FIFO_START, + sspi->base + spi_reg->txfifo_op); + } if (wait_for_completion_timeout(&sspi->rx_done, timeout) == 0) { dev_err(&spi->dev, "transfer timeout\n"); dmaengine_terminate_all(sspi->rx_chan); @@ -398,15 +586,19 @@ static void spi_sirfsoc_dma_transfer(struct spi_device *spi, */ if (wait_for_completion_timeout(&sspi->tx_done, timeout) == 0) { dev_err(&spi->dev, "transfer timeout\n"); + if (sspi->spi_type == SIRF_USP_SPI) + writel(0, sspi->base + spi_reg->tx_rx_en); dmaengine_terminate_all(sspi->tx_chan); } dma_unmap_single(&spi->dev, sspi->src_start, t->len, DMA_TO_DEVICE); dma_unmap_single(&spi->dev, sspi->dst_start, t->len, DMA_FROM_DEVICE); /* TX, RX FIFO stop */ - writel(0, sspi->base + SIRFSOC_SPI_RXFIFO_OP); - writel(0, sspi->base + SIRFSOC_SPI_TXFIFO_OP); - if (sspi->left_tx_word >= SIRFSOC_SPI_DAT_FRM_LEN_MAX) - writel(0, sspi->base + SIRFSOC_SPI_TX_RX_EN); + writel(0, sspi->base + spi_reg->rxfifo_op); + writel(0, sspi->base + spi_reg->txfifo_op); + if (sspi->left_tx_word >= SIRFSOC_SPI_DAT_FRM_LEN_MAX(sspi)) + writel(0, sspi->base + spi_reg->tx_rx_en); + if (sspi->spi_type == SIRF_USP_SPI) + writel(0, sspi->base + spi_reg->tx_rx_en); } static void spi_sirfsoc_pio_transfer(struct spi_device *spi, @@ -414,55 +606,92 @@ static void spi_sirfsoc_pio_transfer(struct spi_device *spi, { struct sirfsoc_spi *sspi; int timeout = t->len * 10; + struct sirf_spi_register *spi_reg; + unsigned int data_units; sspi = spi_master_get_devdata(spi->master); + spi_reg = get_sirf_spi_register(sspi); do { writel(SIRFSOC_SPI_FIFO_RESET, - sspi->base + SIRFSOC_SPI_RXFIFO_OP); + sspi->base + spi_reg->rxfifo_op); writel(SIRFSOC_SPI_FIFO_RESET, - sspi->base + SIRFSOC_SPI_TXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_START, - sspi->base + SIRFSOC_SPI_RXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_START, - sspi->base + SIRFSOC_SPI_TXFIFO_OP); - writel(0, sspi->base + SIRFSOC_SPI_INT_EN); - writel(SIRFSOC_SPI_INT_MASK_ALL, - sspi->base + SIRFSOC_SPI_INT_STATUS); - writel(readl(sspi->base + SIRFSOC_SPI_CTRL) | - SIRFSOC_SPI_MUL_DAT_MODE | SIRFSOC_SPI_ENA_AUTO_CLR, - sspi->base + SIRFSOC_SPI_CTRL); - writel(min(sspi->left_tx_word, (u32)(256 / sspi->word_width)) - - 1, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN); - writel(min(sspi->left_rx_word, (u32)(256 / sspi->word_width)) - - 1, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN); - while (!((readl(sspi->base + SIRFSOC_SPI_TXFIFO_STATUS) - & SIRFSOC_SPI_FIFO_FULL)) && sspi->left_tx_word) + sspi->base + spi_reg->txfifo_op); + if (sspi->spi_type == SIRF_USP_SPI) { + writel(0x0, sspi->base + spi_reg->rxfifo_op); + writel(0x0, sspi->base + spi_reg->txfifo_op); + } + if (sspi->spi_type == SIRF_REAL_SPI) { + writel(SIRFSOC_SPI_FIFO_START, + sspi->base + spi_reg->rxfifo_op); + writel(SIRFSOC_SPI_FIFO_START, + sspi->base + spi_reg->txfifo_op); + } + if (sspi->is_atlas7_usp) + writel(~0UL, sspi->base + spi_reg->usp_int_en_clr); + else + writel(0, sspi->base + spi_reg->int_en); + writel(readl(sspi->base + spi_reg->int_st), + sspi->base + spi_reg->int_st); + if (sspi->spi_type == SIRF_REAL_SPI) { + + writel(readl(sspi->base + spi_reg->spi_ctrl) | + SIRFSOC_SPI_MUL_DAT_MODE | + SIRFSOC_SPI_ENA_AUTO_CLR, + sspi->base + spi_reg->spi_ctrl); + data_units = 256 / sspi->word_width; + writel(min(sspi->left_tx_word, data_units) - 1, + sspi->base + spi_reg->tx_dma_io_len); + writel(min(sspi->left_rx_word, data_units) - 1, + sspi->base + spi_reg->rx_dma_io_len); + } + if (sspi->spi_type == SIRF_USP_SPI) { + /*USP simulate SPI, tx/rx_dma_io_len indicates bytes*/ + data_units = (sspi->is_atlas7_usp == 1) ? 512 : 128; + writel(min((unsigned int)(sspi->left_tx_word * + sspi->word_width), data_units), + sspi->base + spi_reg->tx_dma_io_len); + writel(min((unsigned int)(sspi->left_rx_word * + sspi->word_width), data_units), + sspi->base + spi_reg->rx_dma_io_len); + } + while (!((readl(sspi->base + spi_reg->txfifo_st) + & SIRFSOC_SPI_FIFO_FULL(sspi))) && sspi->left_tx_word) sspi->tx_word(sspi); writel(SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN | SIRFSOC_SPI_TX_UFLOW_INT_EN | SIRFSOC_SPI_RX_OFLOW_INT_EN | SIRFSOC_SPI_RX_IO_DMA_INT_EN, - sspi->base + SIRFSOC_SPI_INT_EN); + sspi->base + spi_reg->int_en); writel(SIRFSOC_SPI_RX_EN | SIRFSOC_SPI_TX_EN, - sspi->base + SIRFSOC_SPI_TX_RX_EN); + sspi->base + spi_reg->tx_rx_en); + if (sspi->spi_type == SIRF_USP_SPI) { + writel(SIRFSOC_SPI_FIFO_START, + sspi->base + spi_reg->rxfifo_op); + writel(SIRFSOC_SPI_FIFO_START, + sspi->base + spi_reg->txfifo_op); + } if (!wait_for_completion_timeout(&sspi->tx_done, timeout) || !wait_for_completion_timeout(&sspi->rx_done, timeout)) { dev_err(&spi->dev, "transfer timeout\n"); + if (sspi->spi_type == SIRF_USP_SPI) + writel(0, sspi->base + spi_reg->tx_rx_en); break; } - while (!((readl(sspi->base + SIRFSOC_SPI_RXFIFO_STATUS) - & SIRFSOC_SPI_FIFO_EMPTY)) && sspi->left_rx_word) + while (!((readl(sspi->base + spi_reg->rxfifo_st) + & SIRFSOC_SPI_FIFO_EMPTY(sspi))) && sspi->left_rx_word) sspi->rx_word(sspi); - writel(0, sspi->base + SIRFSOC_SPI_RXFIFO_OP); - writel(0, sspi->base + SIRFSOC_SPI_TXFIFO_OP); + if (sspi->spi_type == SIRF_USP_SPI) + writel(0, sspi->base + spi_reg->tx_rx_en); + writel(0, sspi->base + spi_reg->rxfifo_op); + writel(0, sspi->base + spi_reg->txfifo_op); } while (sspi->left_tx_word != 0 || sspi->left_rx_word != 0); } static int spi_sirfsoc_transfer(struct spi_device *spi, struct spi_transfer *t) { struct sirfsoc_spi *sspi; - sspi = spi_master_get_devdata(spi->master); + sspi = spi_master_get_devdata(spi->master); sspi->tx = t->tx_buf ? t->tx_buf : sspi->dummypage; sspi->rx = t->rx_buf ? t->rx_buf : sspi->dummypage; sspi->left_tx_word = sspi->left_rx_word = t->len / sspi->word_width; @@ -473,7 +702,7 @@ static int spi_sirfsoc_transfer(struct spi_device *spi, struct spi_transfer *t) * null, just fill command data into command register and wait for its * completion. */ - if (sspi->tx_by_cmd) + if (sspi->spi_type == SIRF_REAL_SPI && sspi->tx_by_cmd) spi_sirfsoc_cmd_transfer(spi, t); else if (IS_DMA_VALID(t)) spi_sirfsoc_dma_transfer(spi, t); @@ -486,24 +715,47 @@ static int spi_sirfsoc_transfer(struct spi_device *spi, struct spi_transfer *t) static void spi_sirfsoc_chipselect(struct spi_device *spi, int value) { struct sirfsoc_spi *sspi = spi_master_get_devdata(spi->master); + struct sirf_spi_register *spi_reg; + spi_reg = get_sirf_spi_register(sspi); if (sspi->hw_cs) { - u32 regval = readl(sspi->base + SIRFSOC_SPI_CTRL); - switch (value) { - case BITBANG_CS_ACTIVE: - if (spi->mode & SPI_CS_HIGH) - regval |= SIRFSOC_SPI_CS_IO_OUT; - else - regval &= ~SIRFSOC_SPI_CS_IO_OUT; - break; - case BITBANG_CS_INACTIVE: - if (spi->mode & SPI_CS_HIGH) - regval &= ~SIRFSOC_SPI_CS_IO_OUT; - else - regval |= SIRFSOC_SPI_CS_IO_OUT; - break; + if (sspi->spi_type == SIRF_REAL_SPI) { + u32 regval = readl(sspi->base + spi_reg->spi_ctrl); + + switch (value) { + case BITBANG_CS_ACTIVE: + if (spi->mode & SPI_CS_HIGH) + regval |= SIRFSOC_SPI_CS_IO_OUT; + else + regval &= ~SIRFSOC_SPI_CS_IO_OUT; + break; + case BITBANG_CS_INACTIVE: + if (spi->mode & SPI_CS_HIGH) + regval &= ~SIRFSOC_SPI_CS_IO_OUT; + else + regval |= SIRFSOC_SPI_CS_IO_OUT; + break; + } + writel(regval, sspi->base + spi_reg->spi_ctrl); + } else { + u32 regval = readl(sspi->base + + spi_reg->usp_pin_io_data); + switch (value) { + case BITBANG_CS_ACTIVE: + if (spi->mode & SPI_CS_HIGH) + regval |= SIRFSOC_USP_CS_HIGH_VALUE; + else + regval &= ~(SIRFSOC_USP_CS_HIGH_VALUE); + break; + case BITBANG_CS_INACTIVE: + if (spi->mode & SPI_CS_HIGH) + regval &= ~(SIRFSOC_USP_CS_HIGH_VALUE); + else + regval |= SIRFSOC_USP_CS_HIGH_VALUE; + break; + } + writel(regval, sspi->base + spi_reg->usp_pin_io_data); } - writel(regval, sspi->base + SIRFSOC_SPI_CTRL); } else { switch (value) { case BITBANG_CS_ACTIVE: @@ -526,19 +778,20 @@ spi_sirfsoc_setup_transfer(struct spi_device *spi, struct spi_transfer *t) int hz = 0; u32 regval; u32 txfifo_ctrl, rxfifo_ctrl; - u32 fifo_size = SIRFSOC_SPI_FIFO_SIZE / 4; + u32 fifo_size; + u32 usp_mode1, usp_mode2, tx_frm_ctl, rx_frm_ctl; + struct sirf_spi_register *spi_reg; sspi = spi_master_get_devdata(spi->master); - + spi_reg = get_sirf_spi_register(sspi); bits_per_word = (t) ? t->bits_per_word : spi->bits_per_word; hz = t && t->speed_hz ? t->speed_hz : spi->max_speed_hz; - regval = (sspi->ctrl_freq / (2 * hz)) - 1; + usp_mode2 = regval = (sspi->ctrl_freq / (2 * hz)) - 1; if (regval > 0xFFFF || regval < 0) { dev_err(&spi->dev, "Speed %d not supported\n", hz); return -EINVAL; } - switch (bits_per_word) { case 8: regval |= SIRFSOC_SPI_TRAN_DAT_FORMAT_8; @@ -562,79 +815,149 @@ spi_sirfsoc_setup_transfer(struct spi_device *spi, struct spi_transfer *t) dev_err(&spi->dev, "bpw %d not supported\n", bits_per_word); return -EINVAL; } - sspi->word_width = DIV_ROUND_UP(bits_per_word, 8); - txfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) | - (sspi->word_width >> 1); - rxfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) | - (sspi->word_width >> 1); - - if (!(spi->mode & SPI_CS_HIGH)) + txfifo_ctrl = SIRFSOC_SPI_FIFO_THD(sspi, + SIRFSOC_SPI_FIFO_SIZE(sspi) / 2) | + (sspi->word_width >> 1); + rxfifo_ctrl = SIRFSOC_SPI_FIFO_THD(sspi, + SIRFSOC_SPI_FIFO_SIZE(sspi) / 2) | + (sspi->word_width >> 1); + if (sspi->spi_type == SIRF_USP_SPI) { + tx_frm_ctl = 0; + tx_frm_ctl |= ((bits_per_word - 1) & SIRFSOC_USP_TX_DATA_MASK) + << SIRFSOC_USP_TX_DATA_OFFSET; + tx_frm_ctl |= ((bits_per_word + 1 + SIRFSOC_USP_TXD_DELAY_LEN + - 1) & SIRFSOC_USP_TX_SYNC_MASK) << + SIRFSOC_USP_TX_SYNC_OFFSET; + tx_frm_ctl |= ((bits_per_word + 1 + SIRFSOC_USP_TXD_DELAY_LEN + + 2 - 1) & SIRFSOC_USP_TX_FRAME_MASK) << + SIRFSOC_USP_TX_FRAME_OFFSET; + tx_frm_ctl |= ((bits_per_word - 1) & + SIRFSOC_USP_TX_SHIFTER_MASK) << + SIRFSOC_USP_TX_SHIFTER_OFFSET; + rx_frm_ctl = 0; + rx_frm_ctl |= ((bits_per_word - 1) & SIRFSOC_USP_RX_DATA_MASK) + << SIRFSOC_USP_RX_DATA_OFFSET; + rx_frm_ctl |= ((bits_per_word + 1 + SIRFSOC_USP_RXD_DELAY_LEN + + 2 - 1) & SIRFSOC_USP_RX_FRAME_MASK) << + SIRFSOC_USP_RX_FRAME_OFFSET; + rx_frm_ctl |= ((bits_per_word - 1) + & SIRFSOC_USP_RX_SHIFTER_MASK) << + SIRFSOC_USP_RX_SHIFTER_OFFSET; + writel(tx_frm_ctl | (((usp_mode2 >> 10) & + SIRFSOC_USP_CLK_10_11_MASK) << + SIRFSOC_USP_CLK_10_11_OFFSET), + sspi->base + spi_reg->usp_tx_frame_ctrl); + writel(rx_frm_ctl | (((usp_mode2 >> 12) & + SIRFSOC_USP_CLK_12_15_MASK) << + SIRFSOC_USP_CLK_12_15_OFFSET), + sspi->base + spi_reg->usp_rx_frame_ctrl); + } + usp_mode1 = readl(sspi->base + spi_reg->usp_mode1); + if (!(spi->mode & SPI_CS_HIGH)) { regval |= SIRFSOC_SPI_CS_IDLE_STAT; - if (!(spi->mode & SPI_LSB_FIRST)) + usp_mode1 &= ~SIRFSOC_USP_CS_HIGH_VALID; + } else { + regval &= ~SIRFSOC_SPI_CS_IDLE_STAT; + usp_mode1 |= SIRFSOC_USP_CS_HIGH_VALID; + } + if (!(spi->mode & SPI_LSB_FIRST)) { regval |= SIRFSOC_SPI_TRAN_MSB; - if (spi->mode & SPI_CPOL) + usp_mode1 &= ~SIRFSOC_USP_LSB; + } else { + regval &= ~SIRFSOC_SPI_TRAN_MSB; + usp_mode1 |= SIRFSOC_USP_LSB; + } + if (spi->mode & SPI_CPOL) { regval |= SIRFSOC_SPI_CLK_IDLE_STAT; - + usp_mode1 |= SIRFSOC_USP_SCLK_IDLE_STAT; + } else { + regval &= ~SIRFSOC_SPI_CLK_IDLE_STAT; + usp_mode1 &= ~SIRFSOC_USP_SCLK_IDLE_STAT; + } /* * Data should be driven at least 1/2 cycle before the fetch edge * to make sure that data gets stable at the fetch edge. */ if (((spi->mode & SPI_CPOL) && (spi->mode & SPI_CPHA)) || - (!(spi->mode & SPI_CPOL) && !(spi->mode & SPI_CPHA))) + (!(spi->mode & SPI_CPOL) && !(spi->mode & SPI_CPHA))) { regval &= ~SIRFSOC_SPI_DRV_POS_EDGE; - else + usp_mode1 |= (SIRFSOC_USP_TXD_FALLING_EDGE | + SIRFSOC_USP_RXD_FALLING_EDGE); + } else { regval |= SIRFSOC_SPI_DRV_POS_EDGE; - - writel(SIRFSOC_SPI_FIFO_SC(fifo_size - 2) | - SIRFSOC_SPI_FIFO_LC(fifo_size / 2) | - SIRFSOC_SPI_FIFO_HC(2), - sspi->base + SIRFSOC_SPI_TXFIFO_LEVEL_CHK); - writel(SIRFSOC_SPI_FIFO_SC(2) | - SIRFSOC_SPI_FIFO_LC(fifo_size / 2) | - SIRFSOC_SPI_FIFO_HC(fifo_size - 2), - sspi->base + SIRFSOC_SPI_RXFIFO_LEVEL_CHK); - writel(txfifo_ctrl, sspi->base + SIRFSOC_SPI_TXFIFO_CTRL); - writel(rxfifo_ctrl, sspi->base + SIRFSOC_SPI_RXFIFO_CTRL); - - if (t && t->tx_buf && !t->rx_buf && (t->len <= SIRFSOC_MAX_CMD_BYTES)) { + usp_mode1 &= ~(SIRFSOC_USP_RXD_FALLING_EDGE | + SIRFSOC_USP_RXD_FALLING_EDGE); + } + fifo_size = SIRFSOC_SPI_FIFO_SIZE(sspi); + writel(SIRFSOC_SPI_FIFO_SC(sspi, fifo_size - 2) | + SIRFSOC_SPI_FIFO_LC(sspi, fifo_size / 2) | + SIRFSOC_SPI_FIFO_HC(sspi, 2), + sspi->base + spi_reg->txfifo_level_chk); + writel(SIRFSOC_SPI_FIFO_SC(sspi, 2) | + SIRFSOC_SPI_FIFO_LC(sspi, fifo_size / 2) | + SIRFSOC_SPI_FIFO_HC(sspi, fifo_size - 2), + sspi->base + spi_reg->rxfifo_level_chk); + writel(txfifo_ctrl, sspi->base + spi_reg->txfifo_ctrl); + writel(rxfifo_ctrl, sspi->base + spi_reg->rxfifo_ctrl); + + if (sspi->spi_type != SIRF_USP_SPI && t && t->tx_buf && + !t->rx_buf && (t->len <= SIRFSOC_MAX_CMD_BYTES)) { regval |= (SIRFSOC_SPI_CMD_BYTE_NUM((t->len - 1)) | SIRFSOC_SPI_CMD_MODE); sspi->tx_by_cmd = true; } else { - regval &= ~SIRFSOC_SPI_CMD_MODE; + if (sspi->spi_type != SIRF_USP_SPI) + regval &= ~SIRFSOC_SPI_CMD_MODE; sspi->tx_by_cmd = false; } /* * it should never set to hardware cs mode because in hardware cs mode, * cs signal can't controlled by driver. */ - regval |= SIRFSOC_SPI_CS_IO_MODE; - writel(regval, sspi->base + SIRFSOC_SPI_CTRL); - + if (sspi->spi_type == SIRF_REAL_SPI) { + regval |= SIRFSOC_SPI_CS_IO_MODE; + writel(regval, sspi->base + spi_reg->spi_ctrl); + } + if (sspi->spi_type == SIRF_USP_SPI) { + writel(readl(sspi->base + spi_reg->usp_mode2) | + ((usp_mode2 & SIRFSOC_USP_CLK_DIVISOR_MASK) << + SIRFSOC_USP_CLK_DIVISOR_OFFSET) | + (SIRFSOC_USP_RXD_DELAY_LEN << + SIRFSOC_USP_RXD_DELAY_OFFSET) | + (SIRFSOC_USP_TXD_DELAY_LEN << + SIRFSOC_USP_TXD_DELAY_OFFSET), + sspi->base + spi_reg->usp_mode2); + + usp_mode1 |= SIRFSOC_USP_SYNC_MODE; + usp_mode1 |= SIRFSOC_USP_TFS_IO_MODE; + usp_mode1 &= ~SIRFSOC_USP_TFS_IO_INPUT; + writel(usp_mode1, sspi->base + spi_reg->usp_mode1); + } if (IS_DMA_VALID(t)) { /* Enable DMA mode for RX, TX */ - writel(0, sspi->base + SIRFSOC_SPI_TX_DMA_IO_CTRL); + writel(0, sspi->base + spi_reg->tx_dma_io_ctrl); writel(SIRFSOC_SPI_RX_DMA_FLUSH, - sspi->base + SIRFSOC_SPI_RX_DMA_IO_CTRL); + sspi->base + spi_reg->rx_dma_io_ctrl); } else { /* Enable IO mode for RX, TX */ writel(SIRFSOC_SPI_IO_MODE_SEL, - sspi->base + SIRFSOC_SPI_TX_DMA_IO_CTRL); + sspi->base + spi_reg->tx_dma_io_ctrl); writel(SIRFSOC_SPI_IO_MODE_SEL, - sspi->base + SIRFSOC_SPI_RX_DMA_IO_CTRL); + sspi->base + spi_reg->rx_dma_io_ctrl); } - return 0; } static int spi_sirfsoc_setup(struct spi_device *spi) { struct sirfsoc_spi *sspi; + struct sirf_spi_register *spi_reg; int ret = 0; + u32 usp_mode1; sspi = spi_master_get_devdata(spi->master); - + spi_reg = get_sirf_spi_register(sspi); if (spi->cs_gpio == -ENOENT) sspi->hw_cs = true; else { @@ -659,8 +982,26 @@ static int spi_sirfsoc_setup(struct spi_device *spi) spi_set_ctldata(spi, cs); } } - writel(readl(sspi->base + SIRFSOC_SPI_CTRL) | SIRFSOC_SPI_CS_IO_MODE, - sspi->base + SIRFSOC_SPI_CTRL); + if (sspi->spi_type == SIRF_REAL_SPI) { + writel(0, sspi->base + spi_reg->spi_dummy_delay_ctrl); + writel(readl(sspi->base + spi_reg->spi_ctrl) | + SIRFSOC_SPI_CS_IO_MODE, sspi->base + spi_reg->spi_ctrl); + } + if (sspi->spi_type == SIRF_USP_SPI) { + writel(readl(sspi->base + spi_reg->usp_mode1) & ~SIRFSOC_USP_EN, + sspi->base + spi_reg->usp_mode1); + writel(readl(sspi->base + spi_reg->usp_mode1) | SIRFSOC_USP_EN, + sspi->base + spi_reg->usp_mode1); + usp_mode1 = readl(sspi->base + spi_reg->usp_mode1); + if (!(spi->mode & SPI_CS_HIGH)) + usp_mode1 &= ~SIRFSOC_USP_CS_HIGH_VALID; + else + usp_mode1 |= SIRFSOC_USP_CS_HIGH_VALID; + usp_mode1 |= SIRFSOC_USP_SYNC_MODE; + usp_mode1 |= SIRFSOC_USP_TFS_IO_MODE; + usp_mode1 &= ~SIRFSOC_USP_TFS_IO_INPUT; + writel(usp_mode1, sspi->base + spi_reg->usp_mode1); + } spi_sirfsoc_chipselect(spi, BITBANG_CS_INACTIVE); exit: return ret; @@ -674,6 +1015,14 @@ static void spi_sirfsoc_cleanup(struct spi_device *spi) } } +static const struct of_device_id spi_sirfsoc_of_match[] = { + { .compatible = "sirf,prima2-spi", .data = &sirf_real_spi}, + { .compatible = "sirf,prima2-usp-spi", .data = &sirf_usp_spi}, + { .compatible = "sirf,atlas7-usp-spi", .data = &sirf_usp_spi}, + {} +}; +MODULE_DEVICE_TABLE(of, spi_sirfsoc_of_match); + static int spi_sirfsoc_probe(struct platform_device *pdev) { struct sirfsoc_spi *sspi; @@ -681,6 +1030,7 @@ static int spi_sirfsoc_probe(struct platform_device *pdev) struct resource *mem_res; int irq; int ret; + const struct of_device_id *match; ret = device_reset(&pdev->dev); if (ret) { @@ -693,16 +1043,25 @@ static int spi_sirfsoc_probe(struct platform_device *pdev) dev_err(&pdev->dev, "Unable to allocate SPI master\n"); return -ENOMEM; } + match = of_match_node(spi_sirfsoc_of_match, pdev->dev.of_node); platform_set_drvdata(pdev, master); sspi = spi_master_get_devdata(master); + if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-spi")) + sspi->spi_type = SIRF_USP_SPI; + if (of_device_is_compatible(pdev->dev.of_node, "sirf,atlas7-usp-spi")) { + sspi->spi_type = SIRF_USP_SPI; + sspi->is_atlas7_usp = true; + } + if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-spi")) + sspi->spi_type = SIRF_REAL_SPI; + sspi->spi_register = (struct sirf_spi_register *)match->data; mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0); sspi->base = devm_ioremap_resource(&pdev->dev, mem_res); if (IS_ERR(sspi->base)) { ret = PTR_ERR(sspi->base); goto free_master; } - irq = platform_get_irq(pdev, 0); if (irq < 0) { ret = -ENXIO; @@ -751,13 +1110,6 @@ static int spi_sirfsoc_probe(struct platform_device *pdev) init_completion(&sspi->rx_done); init_completion(&sspi->tx_done); - writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP); - /* We are not using dummy delay between command and data */ - writel(0, sspi->base + SIRFSOC_SPI_DUMMY_DELAY_CTL); - sspi->dummypage = devm_kzalloc(&pdev->dev, 2 * PAGE_SIZE, GFP_KERNEL); if (!sspi->dummypage) { ret = -ENOMEM; @@ -790,7 +1142,6 @@ static int spi_sirfsoc_remove(struct platform_device *pdev) master = platform_get_drvdata(pdev); sspi = spi_master_get_devdata(master); - spi_bitbang_stop(&sspi->bitbang); clk_disable_unprepare(sspi->clk); clk_put(sspi->clk); @@ -819,13 +1170,14 @@ static int spi_sirfsoc_resume(struct device *dev) { struct spi_master *master = dev_get_drvdata(dev); struct sirfsoc_spi *sspi = spi_master_get_devdata(master); + struct sirf_spi_register *spi_reg; + spi_reg = get_sirf_spi_register(sspi); clk_enable(sspi->clk); - writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP); - writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP); - + writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + spi_reg->txfifo_op); + writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + spi_reg->rxfifo_op); + writel(SIRFSOC_SPI_FIFO_START, sspi->base + spi_reg->txfifo_op); + writel(SIRFSOC_SPI_FIFO_START, sspi->base + spi_reg->rxfifo_op); return spi_master_resume(master); } #endif @@ -833,12 +1185,6 @@ static int spi_sirfsoc_resume(struct device *dev) static SIMPLE_DEV_PM_OPS(spi_sirfsoc_pm_ops, spi_sirfsoc_suspend, spi_sirfsoc_resume); -static const struct of_device_id spi_sirfsoc_of_match[] = { - { .compatible = "sirf,prima2-spi", }, - {} -}; -MODULE_DEVICE_TABLE(of, spi_sirfsoc_of_match); - static struct platform_driver spi_sirfsoc_driver = { .driver = { .name = DRIVER_NAME, @@ -852,4 +1198,5 @@ module_platform_driver(spi_sirfsoc_driver); MODULE_DESCRIPTION("SiRF SoC SPI master driver"); MODULE_AUTHOR("Zhiwu Song "); MODULE_AUTHOR("Barry Song "); +MODULE_AUTHOR("Qipan Li "); MODULE_LICENSE("GPL v2");