From patchwork Wed Sep 30 09:39:07 2015 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: "majun (F)" X-Patchwork-Id: 7294131 Return-Path: X-Original-To: patchwork-linux-arm@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork1.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.136]) by patchwork1.web.kernel.org (Postfix) with ESMTP id 9CE149F32B for ; Wed, 30 Sep 2015 09:44:00 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id 6058A20644 for ; Wed, 30 Sep 2015 09:43:59 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.9]) (using TLSv1.2 with cipher AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 9CAC72060A for ; Wed, 30 Sep 2015 09:43:57 +0000 (UTC) Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1ZhDu0-0005CY-Jo; Wed, 30 Sep 2015 09:42:20 +0000 Received: from szxga01-in.huawei.com ([58.251.152.64]) by bombadil.infradead.org with esmtps (Exim 4.80.1 #2 (Red Hat Linux)) id 1ZhDsE-0002kc-T3 for linux-arm-kernel@lists.infradead.org; Wed, 30 Sep 2015 09:40:34 +0000 Received: from 172.24.1.47 (EHLO SZXEML424-HUB.china.huawei.com) ([172.24.1.47]) by szxrg01-dlp.huawei.com (MOS 4.3.7-GA FastPath queued) with ESMTP id CWA72001; Wed, 30 Sep 2015 17:39:21 +0800 (CST) Received: from localhost (10.177.235.245) by SZXEML424-HUB.china.huawei.com (10.82.67.153) with Microsoft SMTP Server id 14.3.235.1; Wed, 30 Sep 2015 17:39:13 +0800 From: MaJun To: , , , , , , , , , , , , , , , , , , , , , , Subject: [PATCH v5 1/3] initialize each mbigen device node as a interrupt controller. Date: Wed, 30 Sep 2015 17:39:07 +0800 Message-ID: <1443605949-15396-2-git-send-email-majun258@huawei.com> X-Mailer: git-send-email 1.9.5.msysgit.1 In-Reply-To: <1443605949-15396-1-git-send-email-majun258@huawei.com> References: <1443605949-15396-1-git-send-email-majun258@huawei.com> MIME-Version: 1.0 X-Originating-IP: [10.177.235.245] X-CFilter-Loop: Reflected X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20150930_024033_011947_448A0F28 X-CRM114-Status: GOOD ( 21.15 ) X-Spam-Score: -4.2 (----) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.20 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+patchwork-linux-arm=patchwork.kernel.org@lists.infradead.org X-Spam-Status: No, score=-4.2 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_MED, T_RP_MATCHES_RCVD, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP From: Ma Jun Mbigen means Message Based Interrupt Generator(MBIGEN). Its a kind of interrupt controller that collects the interrupts from external devices and generate msi interrupt. Mbigen is applied to reduce the number of wire connected interrupts. As the peripherals increasing, the interrupts lines needed is increasing much, especially on the Arm64 server soc. Therefore, the interrupt pin in gic is not enough to cover so many peripherals. Mbigen is designed to fix this problem. Mbigen chip locates in ITS or outside of ITS. Mbigen chip hardware structure shows as below: mbigen chip |---------------------|-------------------| mgn_node0 mgn_node1 mgn_node2 | |-------| |-------|------| dev1 dev1 dev2 dev1 dev3 dev4 Each mbigen chip contains several mbigen nodes. External devices can connect to mbigen node through wire connecting way. Because a mbigen node only can support 128 interrupt maximum, depends on the interrupt lines number of devices, a device can connects to one more mbigen nodes. Also, several different devices can connect to a same mbigen node. When devices triggered interrupt,mbigen chip detects and collects the interrupts and generates the MBI interrupts by writing the ITS Translator register. Signed-off-by: Ma Jun --- drivers/irqchip/irq-mbigen.c | 346 ++++++++++++++++++++++++++++++++++++++++++ 1 files changed, 346 insertions(+), 0 deletions(-) create mode 100644 drivers/irqchip/irq-mbigen.c diff --git a/drivers/irqchip/irq-mbigen.c b/drivers/irqchip/irq-mbigen.c new file mode 100644 index 0000000..e05a0ed --- /dev/null +++ b/drivers/irqchip/irq-mbigen.c @@ -0,0 +1,346 @@ +/* + * Copyright (C) 2015 Hisilicon Limited, All Rights Reserved. + * Author: Jun Ma + * Author: Yun Wu + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License version 2 as + * published by the Free Software Foundation. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program. If not, see . + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include "irqchip.h" + + +/* Interrupt numbers per mbigen node supported */ +#define IRQS_PER_MBIGEN_NODE (128) + +/* Pin0-pin15 total 16 irqs are reserved for each mbigen chip*/ +#define RESERVED_IRQ_PER_MBIGEN_CHIP (16) + +#define MBIGEN_INDEX_SHIFT (12) + +/* + * To calculate the register addr of interrupt, the private index value + * also should be included except the hardware pin offset value. + * + * hwirq[23:12]: index. private index value of interrupt. + Start from 0 for a device. + * hwirq[11:0]: pin. hardware pin offset of this interrupt + */ +#define COMPOSE_MBIGEN_HWIRQ(index, pin) \ + (((index) << MBIGEN_INDEX_SHIFT) | (pin)) + +/* get the interrupt pin offset from mbigen hwirq */ +#define GET_IRQ_PIN_OFFSET(hwirq) ((hwirq) & 0xfff) +/* get the private index value from mbigen hwirq */ +#define GET_IRQ_INDEX(hwirq) (((hwirq) >> MBIGEN_INDEX_SHIFT) & 0xfff) + +/* + * In mbigen vector register + * bit[21:12]: event id value + * bit[11:0]: device id + */ +#define IRQ_EVENT_ID_SHIFT (12) +#define IRQ_EVENT_ID_MASK (0x3ff) + +/* register range of mbigen node */ +#define MBIGEN_NODE_OFFSET 0x1000 + +/* offset of vector register in mbigen node */ +#define REG_MBIGEN_VEC_OFFSET 0x200 + +/* offset of clear register in mbigen node. + * This register is used to clear the status + * of interrupt. + */ +#define REG_MBIGEN_CLEAR_OFFSET 0xa00 + +/* + * get the base address of mbigen node + * nid: mbigen node number + */ +#define MBIGEN_NODE_ADDR_BASE(nid) ((nid) * MBIGEN_NODE_OFFSET) + +/* + * struct mbigen_device--Holds the information of devices connected + * to mbigen chip + * @domain: irq domain of this mbigen device. + * @global_entry: node in a global mbigen device list. + * @node: represents the mbigen device node defined in device tree. + * @mgn_data: pointer to mbigen_irq_data + * @nr_irqs: the total interrupt lines of this device + * @base: mapped address of mbigen chip which this mbigen device connected. +*/ +struct mbigen_device { + struct irq_domain *domain; + struct list_head global_entry; + struct device_node *node; + struct mbigen_irq_data *mgn_data; + unsigned int nr_irqs; + void __iomem *base; +}; + +/* + * struct irq_priv_info--structure of irq corresponding information. + * + * @global_pin_offset: global pin offset of this irq. + * @index: private index value of interrupt.(start from 0 for a device) + * @nid: id of mbigen node this irq connected. + * @local_pin_offset: local pin offset of interrupt within mbigen node. + * @reg_offset: Interrupt corresponding register addr offset. + */ +struct irq_priv_info { + unsigned int global_pin_offset; + unsigned int index; + unsigned int nid; + unsigned int local_pin_offset; + unsigned int reg_offset; +}; + +/* + * struct mbigen_irq_data -- private data of each irq + * + * @info: structure of irq private information. + * @dev: mbigen device this irq belong to. + * @dev_irq: virq number of this interrupt. + * @msi_irq: Corresponding msi irq number of this interrupt. + */ +struct mbigen_irq_data { + struct irq_priv_info info; + struct mbigen_device *dev; + unsigned int dev_irq; + unsigned int msi_irq; +}; + +/* + * global mbigen device list including all of the mbigen + * devices in this system + */ +static LIST_HEAD(mbigen_device_list); +static DEFINE_SPINLOCK(mbigen_device_lock); + +static inline int get_mbigen_vec_reg_addr(u32 nid, u32 offset) +{ + return MBIGEN_NODE_ADDR_BASE(nid) + REG_MBIGEN_VEC_OFFSET + + (offset * 4); +} + +static struct mbigen_irq_data *get_mbigen_irq_data(struct mbigen_device *mgn_dev, + struct irq_data *d) +{ + struct irq_priv_info *info; + u32 index; + + index = GET_IRQ_INDEX(d->hwirq); + if (index < 0) + return NULL; + + info = &mgn_dev->mgn_data[index].info; + info->index = index; + info->global_pin_offset = GET_IRQ_PIN_OFFSET(d->hwirq); + info->nid = info->global_pin_offset / IRQS_PER_MBIGEN_NODE; + + info->local_pin_offset = (info->global_pin_offset % IRQS_PER_MBIGEN_NODE) + - RESERVED_IRQ_PER_MBIGEN_CHIP; + + info->reg_offset = get_mbigen_vec_reg_addr(info->nid, info->local_pin_offset); + + return &mgn_dev->mgn_data[index]; +} + +static int mbigen_set_affinity(struct irq_data *data, + const struct cpumask *mask_val, + bool force) +{ + struct mbigen_irq_data *mgn_irq_data = irq_data_get_irq_chip_data(data); + struct irq_chip *chip = irq_get_chip(mgn_irq_data->msi_irq); + struct irq_data *parent_d = irq_get_irq_data(mgn_irq_data->msi_irq); + + if (chip && chip->irq_set_affinity) + return chip->irq_set_affinity(parent_d, mask_val, force); + else + return -EINVAL; +} + +static void mbigen_mask_irq(struct irq_data *data) +{ + struct mbigen_irq_data *mgn_irq_data = irq_data_get_irq_chip_data(data); + struct irq_chip *chip = irq_get_chip(mgn_irq_data->msi_irq); + struct irq_data *parent_d = irq_get_irq_data(mgn_irq_data->msi_irq); + + if (chip && chip->irq_mask) + return chip->irq_mask(parent_d); +} + +static void mbigen_unmask_irq(struct irq_data *data) +{ + struct mbigen_irq_data *mgn_irq_data = irq_data_get_irq_chip_data(data); + struct irq_chip *chip = irq_get_chip(mgn_irq_data->msi_irq); + struct irq_data *parent_d = irq_get_irq_data(mgn_irq_data->msi_irq); + + if (chip && chip->irq_unmask) + chip->irq_unmask(parent_d); +} + +static void mbigen_eoi_irq(struct irq_data *data) +{ + + struct mbigen_irq_data *mgn_irq_data = irq_data_get_irq_chip_data(data); + struct mbigen_device *mgn_dev = mgn_irq_data->dev; + struct irq_chip *chip = irq_get_chip(mgn_irq_data->msi_irq); + struct irq_data *parent_d = irq_get_irq_data(mgn_irq_data->msi_irq); + u32 pin_offset, ofst, mask; + + pin_offset = mgn_irq_data->info.local_pin_offset; + + ofst = pin_offset / 32 * 4; + mask = 1 << (pin_offset % 32); + + writel_relaxed(mask, mgn_dev->base + ofst + + REG_MBIGEN_CLEAR_OFFSET); + + if (chip && chip->irq_eoi) + chip->irq_eoi(parent_d); +} + +static struct irq_chip mbigen_irq_chip = { + .name = "mbigen-intc-v2", + .irq_mask = mbigen_mask_irq, + .irq_unmask = mbigen_unmask_irq, + .irq_eoi = mbigen_eoi_irq, + .irq_set_affinity = mbigen_set_affinity, +}; + +static int mbigen_domain_xlate(struct irq_domain *d, + struct device_node *controller, + const u32 *intspec, unsigned int intsize, + unsigned long *out_hwirq, + unsigned int *out_type) +{ + + if (d->of_node != controller) + return -EINVAL; + + if (intsize < 2) + return -EINVAL; + + /* Compose the hwirq local to mbigen domain + * intspec[0]: interrut pin offset + * intspec[1]: index(start from 0) + */ + *out_hwirq = COMPOSE_MBIGEN_HWIRQ(intspec[1], intspec[0]); + *out_type = 0; + + return 0; +} + +static int mbigen_domain_map(struct irq_domain *d, unsigned int irq, + irq_hw_number_t hw) +{ + struct mbigen_device *mgn_dev = d->host_data; + struct mbigen_irq_data *mgn_irq_data; + struct irq_data *data = irq_get_irq_data(irq); + + mgn_irq_data = get_mbigen_irq_data(mgn_dev, data); + if (!mgn_irq_data) + return -EINVAL; + + mgn_irq_data->dev_irq = irq; + irq_set_chip_data(irq, mgn_irq_data); + irq_set_chip_and_handler(irq, &mbigen_irq_chip, handle_fasteoi_irq); + + set_irq_flags(irq, IRQF_VALID); + + return 0; +} + +static struct irq_domain_ops mbigen_domain_ops = { + .xlate = mbigen_domain_xlate, + .map = mbigen_domain_map, +}; + +/* + * mbigen_device_init()- initial mbigen devices connected to + * mbigen chip as a interrupt controller + */ +static int __init mbigen_intc_of_init(struct device_node *node, + struct device_node *parent) +{ + struct mbigen_device *mgn_dev; + struct irq_domain *domain; + struct mbigen_irq_data *mgn_irq_data; + u32 nvec; + int ret; + + mgn_dev = kzalloc(sizeof(*mgn_dev), GFP_KERNEL); + if (!mgn_dev) + return -ENOMEM; + + mgn_dev->node = node; + + of_property_read_u32(node, "nr-interrupts", &nvec); + if (!nvec) { + ret = -EINVAL; + goto out_free_dev; + } + + mgn_dev->nr_irqs = nvec; + + mgn_irq_data = kcalloc(nvec, sizeof(*mgn_irq_data), GFP_KERNEL); + if (!mgn_irq_data) { + ret = -ENOMEM; + goto out_free_dev; + } + + mgn_dev->mgn_data = mgn_irq_data; + + domain = irq_domain_add_tree(node, &mbigen_domain_ops, mgn_dev); + if (!domain) { + ret = -ENOMEM; + goto out_free_data; + } + mgn_dev->domain = domain; + + INIT_LIST_HEAD(&mgn_dev->global_entry); + + /* add this mbigen device into a global list*/ + spin_lock(&mbigen_device_lock); + list_add(&mgn_dev->global_entry, &mbigen_device_list); + spin_unlock(&mbigen_device_lock); + + return 0; + +out_free_data: + kfree(mgn_dev->mgn_data); +out_free_dev: + kfree(mgn_dev); + pr_err("mbigen-v2:failed to initialize mbigen device:%s (%d)\n", + node->full_name, ret); + return ret; +} +IRQCHIP_DECLARE(hisi_mbigen, "hisilicon,mbigen-intc-v2", mbigen_intc_of_init); + +MODULE_AUTHOR("Jun Ma "); +MODULE_AUTHOR("Yun Wu "); +MODULE_LICENSE("GPL"); +MODULE_DESCRIPTION("Hisilicon MBI Generator driver");