From patchwork Fri Mar 25 02:04:35 2016 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Andre Przywara X-Patchwork-Id: 8667711 Return-Path: X-Original-To: patchwork-linux-arm@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork1.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.136]) by patchwork1.web.kernel.org (Postfix) with ESMTP id 750979F326 for ; Fri, 25 Mar 2016 02:09:57 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id 4556F20383 for ; Fri, 25 Mar 2016 02:09:56 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.9]) (using TLSv1.2 with cipher AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 198A520220 for ; Fri, 25 Mar 2016 02:09:55 +0000 (UTC) Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1ajHAZ-0000KC-2Y; Fri, 25 Mar 2016 02:08:11 +0000 Received: from foss.arm.com ([217.140.101.70]) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1ajH8K-00077U-Tk for linux-arm-kernel@lists.infradead.org; Fri, 25 Mar 2016 02:06:00 +0000 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 018875CF; Thu, 24 Mar 2016 19:04:25 -0700 (PDT) Received: from e104803-lin.lan (unknown [10.1.203.153]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 0536F3F3DD; Thu, 24 Mar 2016 19:05:28 -0700 (PDT) From: Andre Przywara To: Christoffer Dall , Marc Zyngier , Eric Auger Subject: [RFC PATCH 12/45] KVM: arm/arm64: vgic-new: Add MMIO handling framework Date: Fri, 25 Mar 2016 02:04:35 +0000 Message-Id: <1458871508-17279-13-git-send-email-andre.przywara@arm.com> X-Mailer: git-send-email 2.7.3 In-Reply-To: <1458871508-17279-1-git-send-email-andre.przywara@arm.com> References: <1458871508-17279-1-git-send-email-andre.przywara@arm.com> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20160324_190553_261170_0E03176E X-CRM114-Status: GOOD ( 20.72 ) X-Spam-Score: -6.9 (------) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.20 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: linux-arm-kernel@lists.infradead.org, kvmarm@lists.cs.columbia.edu, kvm@vger.kernel.org MIME-Version: 1.0 Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+patchwork-linux-arm=patchwork.kernel.org@lists.infradead.org X-Spam-Status: No, score=-4.2 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_MED, T_RP_MATCHES_RCVD, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP We register each register group of the distributor and redistributors as separate regions of the kvm-io-bus framework. This way calls get directly handed over to the actual handler. This puts a lot more regions into kvm-io-bus than what we use at the moment on other architectures, so we will probably need to revisit the implementation of the framework later to be more efficient. Signed-off-by: Andre Przywara Signed-off-by: Eric Auger --- include/kvm/vgic/vgic.h | 9 ++ virt/kvm/arm/vgic/vgic_mmio.c | 194 ++++++++++++++++++++++++++++++++++++++++++ virt/kvm/arm/vgic/vgic_mmio.h | 47 ++++++++++ 3 files changed, 250 insertions(+) create mode 100644 virt/kvm/arm/vgic/vgic_mmio.c create mode 100644 virt/kvm/arm/vgic/vgic_mmio.h diff --git a/include/kvm/vgic/vgic.h b/include/kvm/vgic/vgic.h index 2ce9b4a..a8262c7 100644 --- a/include/kvm/vgic/vgic.h +++ b/include/kvm/vgic/vgic.h @@ -106,6 +106,12 @@ struct vgic_irq { enum vgic_irq_config config; /* Level or edge */ }; +struct vgic_io_device { + gpa_t base_addr; + struct kvm_vcpu *redist_vcpu; + struct kvm_io_device dev; +}; + struct vgic_dist { bool in_kernel; bool ready; @@ -132,6 +138,9 @@ struct vgic_dist { u32 enabled; struct vgic_irq *spis; + + struct vgic_io_device *dist_iodevs; + struct vgic_io_device *redist_iodevs; }; struct vgic_v2_cpu_if { diff --git a/virt/kvm/arm/vgic/vgic_mmio.c b/virt/kvm/arm/vgic/vgic_mmio.c new file mode 100644 index 0000000..26c46e7 --- /dev/null +++ b/virt/kvm/arm/vgic/vgic_mmio.c @@ -0,0 +1,194 @@ +/* + * VGIC MMIO handling functions + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License version 2 as + * published by the Free Software Foundation. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + */ + +#include +#include +#include +#include +#include +#include + +#include "vgic.h" +#include "vgic_mmio.h" + +void write_mask32(u32 value, int offset, int len, void *val) +{ + value = cpu_to_le32(value) >> (offset * 8); + memcpy(val, &value, len); +} + +u32 mask32(u32 origvalue, int offset, int len, const void *val) +{ + origvalue &= ~((BIT_ULL(len) - 1) << (offset * 8)); + memcpy((char *)&origvalue + (offset * 8), val, len); + return origvalue; +} + +#ifdef CONFIG_KVM_ARM_VGIC_V3 +void write_mask64(u64 value, int offset, int len, void *val) +{ + value = cpu_to_le64(value) >> (offset * 8); + memcpy(val, &value, len); +} + +/* FIXME: I am clearly misguided here, there must be some saner way ... */ +u64 mask64(u64 origvalue, int offset, int len, const void *val) +{ + origvalue &= ~((BIT_ULL(len) - 1) << (offset * 8)); + memcpy((char *)&origvalue + (offset * 8), val, len); + return origvalue; +} +#endif + +int vgic_mmio_read_raz(struct kvm_vcpu *vcpu, struct kvm_io_device *this, + gpa_t addr, int len, void *val) +{ + memset(val, 0, len); + + return 0; +} + +int vgic_mmio_write_wi(struct kvm_vcpu *vcpu, struct kvm_io_device *this, + gpa_t addr, int len, const void *val) +{ + return 0; +} + +static int vgic_mmio_read_nyi(struct kvm_vcpu *vcpu, + struct kvm_io_device *this, + gpa_t addr, int len, void *val) +{ + pr_warn("KVM: handling unimplemented VGIC MMIO read: VCPU %d, address: 0x%llx\n", + vcpu->vcpu_id, (unsigned long long)addr); + return 0; +} + +static int vgic_mmio_write_nyi(struct kvm_vcpu *vcpu, + struct kvm_io_device *this, + gpa_t addr, int len, const void *val) +{ + pr_warn("KVM: handling unimplemented VGIC MMIO write: VCPU %d, address: 0x%llx\n", + vcpu->vcpu_id, (unsigned long long)addr); + return 0; +} + +struct vgic_register_region vgic_v2_dist_registers[] = { + REGISTER_DESC_WITH_LENGTH(GIC_DIST_CTRL, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 12), + REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_IGROUP, + vgic_mmio_read_raz, vgic_mmio_write_wi, 1), + REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_ENABLE_SET, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 1), + REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_ENABLE_CLEAR, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 1), + REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_PENDING_SET, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 1), + REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_PENDING_CLEAR, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 1), + REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_ACTIVE_SET, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 1), + REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_ACTIVE_CLEAR, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 1), + REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_PRI, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 8), + REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_TARGET, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 8), + REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_CONFIG, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 8), + REGISTER_DESC_WITH_LENGTH(GIC_DIST_SOFTINT, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 4), + REGISTER_DESC_WITH_LENGTH(GIC_DIST_SGI_PENDING_CLEAR, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 16), + REGISTER_DESC_WITH_LENGTH(GIC_DIST_SGI_PENDING_SET, + vgic_mmio_read_nyi, vgic_mmio_write_nyi, 16), +}; + +int kvm_vgic_register_mmio_region(struct kvm *kvm, struct kvm_vcpu *vcpu, + struct vgic_register_region *reg_desc, + struct vgic_io_device *region, + int nr_irqs, bool offset_private) +{ + int bpi = reg_desc->bits_per_irq; + int offset = 0; + int len, ret; + + region->base_addr += reg_desc->reg_offset; + region->redist_vcpu = vcpu; + + kvm_iodevice_init(®ion->dev, ®_desc->ops); + + if (bpi) { + len = (bpi * nr_irqs) / 8; + if (offset_private) + offset = (bpi * VGIC_NR_PRIVATE_IRQS) / 8; + } else { + len = reg_desc->len; + } + + mutex_lock(&kvm->slots_lock); + ret = kvm_io_bus_register_dev(kvm, KVM_MMIO_BUS, + region->base_addr + offset, + len - offset, ®ion->dev); + mutex_unlock(&kvm->slots_lock); + + return ret; +} + +int vgic_register_dist_regions(struct kvm *kvm, gpa_t dist_base_address, + enum vgic_type type) +{ + struct vgic_io_device *regions; + struct vgic_register_region *reg_desc; + int nr_regions; + int nr_irqs = kvm->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS; + int i; + int ret = 0; + + switch (type) { + case VGIC_V2: + reg_desc = vgic_v2_dist_registers; + nr_regions = ARRAY_SIZE(vgic_v2_dist_registers); + break; + default: + BUG_ON(1); + } + + regions = kmalloc_array(nr_regions, sizeof(struct vgic_io_device), + GFP_KERNEL); + if (!regions) + return -ENOMEM; + + for (i = 0; i < nr_regions; i++) { + regions[i].base_addr = dist_base_address; + + ret = kvm_vgic_register_mmio_region(kvm, NULL, reg_desc, + regions + i, nr_irqs, + type == VGIC_V3); + if (ret) + break; + + reg_desc++; + } + + if (ret) { + mutex_lock(&kvm->slots_lock); + for (i--; i >= 0; i--) + kvm_io_bus_unregister_dev(kvm, KVM_MMIO_BUS, + ®ions[i].dev); + mutex_unlock(&kvm->slots_lock); + } else { + kvm->arch.vgic.dist_iodevs = regions; + } + + return ret; +} diff --git a/virt/kvm/arm/vgic/vgic_mmio.h b/virt/kvm/arm/vgic/vgic_mmio.h new file mode 100644 index 0000000..cf2314c --- /dev/null +++ b/virt/kvm/arm/vgic/vgic_mmio.h @@ -0,0 +1,47 @@ +/* + * Copyright (C) 2015, 2016 ARM Ltd. + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License version 2 as + * published by the Free Software Foundation. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program. If not, see . + */ +#ifndef __KVM_ARM_VGIC_MMIO_H__ +#define __KVM_ARM_VGIC_MMIO_H__ + +struct vgic_register_region { + int reg_offset; + int len; + int bits_per_irq; + struct kvm_io_device_ops ops; +}; + +#define REGISTER_DESC_WITH_BITS_PER_IRQ(name, read_ops, write_ops, bpi) \ + {.reg_offset = name, .bits_per_irq = bpi, .len = 0, \ + .ops.read = read_ops, .ops.write = write_ops} +#define REGISTER_DESC_WITH_LENGTH(name, read_ops, write_ops, length) \ + {.reg_offset = name, .bits_per_irq = 0, .len = length, \ + .ops.read = read_ops, .ops.write = write_ops} + +int vgic_mmio_read_raz(struct kvm_vcpu *vcpu, struct kvm_io_device *this, + gpa_t addr, int len, void *val); +int vgic_mmio_write_wi(struct kvm_vcpu *vcpu, struct kvm_io_device *this, + gpa_t addr, int len, const void *val); +int kvm_vgic_register_mmio_region(struct kvm *kvm, struct kvm_vcpu *vcpu, + struct vgic_register_region *reg_desc, + struct vgic_io_device *region, + int nr_irqs, bool offset_private); + +void write_mask32(u32 value, int offset, int len, void *val); +void write_mask64(u64 value, int offset, int len, void *val); +u32 mask32(u32 origvalue, int offset, int len, const void *val); +u64 mask64(u64 origvalue, int offset, int len, const void *val); + +#endif