From patchwork Fri Nov 9 00:57:27 2012 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Mike Turquette X-Patchwork-Id: 1718391 Return-Path: X-Original-To: patchwork-linux-arm@patchwork.kernel.org Delivered-To: patchwork-process-083081@patchwork2.kernel.org Received: from merlin.infradead.org (merlin.infradead.org [205.233.59.134]) by patchwork2.kernel.org (Postfix) with ESMTP id 1D428DF280 for ; Fri, 9 Nov 2012 00:59:26 +0000 (UTC) Received: from localhost ([::1] helo=merlin.infradead.org) by merlin.infradead.org with esmtp (Exim 4.76 #1 (Red Hat Linux)) id 1TWcuq-0003XD-VR; Fri, 09 Nov 2012 00:57:49 +0000 Received: from arroyo.ext.ti.com ([192.94.94.40]) by merlin.infradead.org with esmtps (Exim 4.76 #1 (Red Hat Linux)) id 1TWcum-0003We-V7 for linux-arm-kernel@lists.infradead.org; Fri, 09 Nov 2012 00:57:45 +0000 Received: from dlelxv30.itg.ti.com ([172.17.2.17]) by arroyo.ext.ti.com (8.13.7/8.13.7) with ESMTP id qA90vhFC024563; Thu, 8 Nov 2012 18:57:43 -0600 Received: from DLEE74.ent.ti.com (dlee74.ent.ti.com [157.170.170.8]) by dlelxv30.itg.ti.com (8.13.8/8.13.8) with ESMTP id qA90vh9w028063; Thu, 8 Nov 2012 18:57:43 -0600 Received: from localhost (10.188.36.112) by DLEE74.ent.ti.com (157.170.170.8) with Microsoft SMTP Server (TLS) id 14.1.323.3; Thu, 8 Nov 2012 18:57:43 -0600 MIME-Version: 1.0 To: Paul Walmsley From: Mike Turquette In-Reply-To: References: <1352337181-29427-1-git-send-email-mturquette@ti.com> <1352337181-29427-15-git-send-email-mturquette@ti.com> Message-ID: <20121109005727.17381.5145@nucleus> User-Agent: alot/0.3.2+ Subject: Re: [PATCH 14/26] ARM: OMAP3: clock: Add 3xxx data using common struct clk Date: Thu, 8 Nov 2012 16:57:27 -0800 X-Originating-IP: [10.188.36.112] X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20121108_195745_179556_CDA8E791 X-CRM114-Status: GOOD ( 15.26 ) X-Spam-Score: -7.6 (-------) X-Spam-Report: SpamAssassin version 3.3.2 on merlin.infradead.org summary: Content analysis details: (-7.6 points) pts rule name description ---- ---------------------- -------------------------------------------------- -5.0 RCVD_IN_DNSWL_HI RBL: Sender listed at http://www.dnswl.org/, high trust [192.94.94.40 listed in list.dnswl.org] -0.0 SPF_PASS SPF: sender matches SPF record -0.7 RP_MATCHES_RCVD Envelope sender domain matches handover relay domain -1.9 BAYES_00 BODY: Bayes spam probability is 0 to 1% [score: 0.0000] Cc: linux-omap@vger.kernel.org, rnayak@ti.com, linux-arm-kernel@lists.infradead.org, patches@linaro.org X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.14 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: linux-arm-kernel-bounces@lists.infradead.org Errors-To: linux-arm-kernel-bounces+patchwork-linux-arm=patchwork.kernel.org@lists.infradead.org Quoting Paul Walmsley (2012-11-08 16:11:12) > On Thu, 8 Nov 2012, Paul Walmsley wrote: > > > On Thu, 8 Nov 2012, Paul Walmsley wrote: > > > > > Am seeing warnings during the disable-unused-clocks phase of the boot on > > > the OMAP3 test boards here. > > > > Similar problems during system suspend on 3530ES3 Beagle. Not sure > > what's causing these yet. At this point the clockdomain usecounts > > should be accurate. > > Here's a redacted debugging log for these cases. The suspend events start > around the 30 second mark. > > One observation is that dpll4_m5x2_ck and dpll4_m6x2_ck are never enabled. > The tracebacks occur when something in the suspend path tries to disable > those clocks. Hi Paul, My instrumentation shows that dpll4_ck & dpll4_m2x2_ck are triggering the WARNs: [ 25.214599] _clkdm_clk_hwmod_disable: dpll4_m2x2_ck [ 25.214599] ------------[ cut here ]------------ [ 25.214660] WARNING: at arch/arm/mach-omap2/clockdomain.c:967 _clkdm_clk_hwmod_disable+0xd0/0x118() ... [ 25.215209] _clkdm_clk_hwmod_disable: dpll4_ck [ 25.215209] ------------[ cut here ]------------ [ 25.215240] WARNING: at arch/arm/mach-omap2/clockdomain.c:967 _clkdm_clk_hwmod_disable+0xd0/0x118() Patch that give that information: Regards, Mike > > > - Paul > > [ 0.135528] enabling clkdm dpll4_clkdm during enable of clk dpll4_ck > [ 0.135559] clockdomain: dpll4_clkdm: enabled > [ 0.135589] enabling clkdm dpll4_clkdm during enable of clk dpll4_m2x2_ck > [ 0.135681] disabling clkdm dpll4_clkdm during disable of clk dpll4_m2x2_ck > [ 0.135681] disabling clkdm dpll4_clkdm during disable of clk dpll4_ck > [ 0.135711] clockdomain: dpll4_clkdm: disabled > [ 0.135772] enabling clkdm dpll4_clkdm during enable of clk dpll4_ck > [ 0.135803] clockdomain: dpll4_clkdm: enabled > [ 0.135833] enabling clkdm dpll4_clkdm during enable of clk dpll4_m2x2_ck > [ 0.135894] disabling clkdm dpll4_clkdm during disable of clk dpll4_m2x2_ck > [ 0.135925] disabling clkdm dpll4_clkdm during disable of clk dpll4_ck > [ 0.135955] clockdomain: dpll4_clkdm: disabled > [ 0.135986] enabling clkdm dpll4_clkdm during enable of clk dpll4_ck > [ 0.136016] clockdomain: dpll4_clkdm: enabled > [ 0.136047] enabling clkdm dpll4_clkdm during enable of clk dpll4_m2x2_ck > [ 0.136138] disabling clkdm dpll4_clkdm during disable of clk dpll4_m2x2_ck > [ 0.136169] disabling clkdm dpll4_clkdm during disable of clk dpll4_ck > [ 0.136169] clockdomain: dpll4_clkdm: disabled > [ 0.136260] enabling clkdm dpll4_clkdm during enable of clk dpll4_ck > [ 0.136291] clockdomain: dpll4_clkdm: enabled > [ 0.136322] enabling clkdm dpll4_clkdm during enable of clk dpll4_m2x2_ck > [ 0.140594] enabling clkdm dpll4_clkdm during enable of clk dpll4_m4x2_ck > [ 0.140686] enabling clkdm dpll4_clkdm during enable of clk dpll4_m3x2_ck > [ 0.140838] disabling clkdm dpll4_clkdm during disable of clk dpll4_m3x2_ck > [ 0.140930] disabling clkdm dpll4_clkdm during disable of clk dpll4_m4x2_ck > [ 0.141479] enabling clkdm dpll4_clkdm during enable of clk dpll4_m4x2_ck > [ 0.141571] disabling clkdm dpll4_clkdm during disable of clk dpll4_m4x2_ck > [ 0.141601] enabling clkdm dpll4_clkdm during enable of clk dpll4_m4x2_ck > [ 0.141662] disabling clkdm dpll4_clkdm during disable of clk dpll4_m4x2_ck > [ 0.141693] enabling clkdm dpll4_clkdm during enable of clk dpll4_m4x2_ck > [ 0.141784] disabling clkdm dpll4_clkdm during disable of clk dpll4_m4x2_ck > [ 0.141815] enabling clkdm dpll4_clkdm during enable of clk dpll4_m3x2_ck > [ 0.141876] disabling clkdm dpll4_clkdm during disable of clk dpll4_m3x2_ck > [ 3.399200] disabling clkdm dpll4_clkdm during disable of clk dpll4_m6x2_ck > [ 3.417694] [] (unwind_backtrace+0x0/0xf0) from [] (warn_slowpath_common+0x4c/0x64) > [ 3.445251] ---[ end trace 72e2d7bdcf98ea8b ]--- > [ 3.450134] disabling clkdm dpll4_clkdm during disable of clk dpll4_m5x2_ck > [ 3.453918] clockdomain: dpll4_clkdm: disabled > [ 3.477569] [] (unwind_backtrace+0x0/0xf0) from [] (warn_slowpath_common+0x4c/0x64) > [ 3.505096] ---[ end trace 72e2d7bdcf98ea8c ]--- > [ 3.531280] [] (unwind_backtrace+0x0/0xf0) from [] (warn_slowpath_common+0x4c/0x64) > [ 3.558807] ---[ end trace 72e2d7bdcf98ea8d ]--- > [ 38.999145] disabling clkdm dpll4_clkdm during disable of clk dpll4_m2x2_ck > [ 38.999267] [] (unwind_backtrace+0x0/0xf0) from [] (warn_slowpath_common+0x4c/0x64) > [ 38.999816] ---[ end trace 72e2d7bdcf98ea8e ]--- > [ 38.999816] disabling clkdm dpll4_clkdm during disable of clk dpll4_ck > [ 38.999908] [] (unwind_backtrace+0x0/0xf0) from [] (warn_slowpath_common+0x4c/0x64) > [ 39.000366] ---[ end trace 72e2d7bdcf98ea8f ]--- > [ 42.169647] enabling clkdm dpll4_clkdm during enable of clk dpll4_ck > [ 42.169647] clockdomain: dpll4_clkdm: enabled > [ 42.169677] enabling clkdm dpll4_clkdm during enable of clk dpll4_m2x2_ck > [ 45.730346] [] (unwind_backtrace+0x0/0xf0) from [] (warn_slowpath_common+0x4c/0x64) > [ 45.795654] ---[ end trace 72e2d7bdcf98ea90 ]--- diff --git a/arch/arm/mach-omap2/clockdomain.c b/arch/arm/mach-omap2/clockdomain.c index 64e5046..a9d5965 100644 --- a/arch/arm/mach-omap2/clockdomain.c +++ b/arch/arm/mach-omap2/clockdomain.c @@ -947,7 +947,8 @@ static int _clkdm_clk_hwmod_enable(struct clockdomain *clkdm) return 0; } -static int _clkdm_clk_hwmod_disable(struct clockdomain *clkdm) +static int _clkdm_clk_hwmod_disable(struct clockdomain *clkdm, + struct clk *clk) { unsigned long flags; @@ -957,6 +958,9 @@ static int _clkdm_clk_hwmod_disable(struct clockdomain *clkdm) spin_lock_irqsave(&clkdm->lock, flags); if (atomic_read(&clkdm->usecount) == 0) { + if (clk) + pr_err("%s: %s\n", __func__, __clk_get_name(clk)); + spin_unlock_irqrestore(&clkdm->lock, flags); WARN_ON(1); /* underflow */ return -ERANGE; @@ -1026,7 +1030,7 @@ int clkdm_clk_disable(struct clockdomain *clkdm, struct clk *clk) if (!clk) return -EINVAL; - return _clkdm_clk_hwmod_disable(clkdm); + return _clkdm_clk_hwmod_disable(clkdm, clk); } /** @@ -1089,6 +1093,6 @@ int clkdm_hwmod_disable(struct clockdomain *clkdm, struct omap_hwmod *oh) if (!oh) return -EINVAL; - return _clkdm_clk_hwmod_disable(clkdm); + return _clkdm_clk_hwmod_disable(clkdm, NULL); }