From patchwork Thu Apr 20 19:05:45 2017 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Florian Fainelli X-Patchwork-Id: 9691169 Return-Path: Received: from mail.wl.linuxfoundation.org (pdx-wl-mail.web.codeaurora.org [172.30.200.125]) by pdx-korg-patchwork.web.codeaurora.org (Postfix) with ESMTP id 0D5B26037F for ; Thu, 20 Apr 2017 19:06:47 +0000 (UTC) Received: from mail.wl.linuxfoundation.org (localhost [127.0.0.1]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id EDC102621B for ; Thu, 20 Apr 2017 19:06:46 +0000 (UTC) Received: by mail.wl.linuxfoundation.org (Postfix, from userid 486) id E14AF284DD; Thu, 20 Apr 2017 19:06:46 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on pdx-wl-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-1.9 required=2.0 tests=BAYES_00, DKIM_ADSP_CUSTOM_MED, DKIM_SIGNED,DKIM_VALID,FREEMAIL_FROM autolearn=ham version=3.3.1 Received: from bombadil.infradead.org (bombadil.infradead.org [65.50.211.133]) (using TLSv1.2 with cipher AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.wl.linuxfoundation.org (Postfix) with ESMTPS id 961402621B for ; Thu, 20 Apr 2017 19:06:46 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20170209; h=Sender: Content-Transfer-Encoding:Content-Type:MIME-Version:Cc:List-Subscribe: List-Help:List-Post:List-Archive:List-Unsubscribe:List-Id:References: In-Reply-To:Message-Id:Date:Subject:To:From:Reply-To:Content-ID: Content-Description:Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc :Resent-Message-ID:List-Owner; bh=UDEuoVVPHW7l6gmG7iUirn8jIl0IvAssjmDD4f2vMFE=; b=mkpUZt3sceuLFQrrRgLF4J0IjS SIbqompNSb/8DX1zRkzuH6wT9cKE7uJRXPS3QeGnKGDBynyFxeFo8mb/a7AtQ13A0bRlKZL2AP0lM 1bI6VV4ElUYQpd/VTurBmtgxZmEQE/l8+phKiN4jr3WAluzSk62IoNxo7R0A7VVaR1HkTDPWNsuJD 7HtEfObZUI2OOgOhId6fNIlZpshlca7JPOZ/ol3H13oJIEHQ0znNrlLP7vAiZshSaRLEALGjrM9aG egRXnW95K8A15Htk3CP7MbQPrQXRh3hN0/HcjR6yTJoJkMrTEiMDUP5mNsakyFrwos4NbzkxqSr+3 N4YKgX1g==; Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.87 #1 (Red Hat Linux)) id 1d1HPi-0004BW-0W; Thu, 20 Apr 2017 19:06:46 +0000 Received: from mail-wm0-x244.google.com ([2a00:1450:400c:c09::244]) by bombadil.infradead.org with esmtps (Exim 4.87 #1 (Red Hat Linux)) id 1d1HPI-0003ez-8t for linux-arm-kernel@lists.infradead.org; Thu, 20 Apr 2017 19:06:23 +0000 Received: by mail-wm0-x244.google.com with SMTP id o81so192245wmb.0 for ; Thu, 20 Apr 2017 12:06:02 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=SQmHOD7Ouz4YvSzJmDOQ8TtXVsmFk70xvkgscF2aT8k=; b=EMLcEYj7d4tAg8pn1za5611AiTmE5r3EbkYNaYIXJeQIpxVdW1VG73hYYqRbErff1v ZLtmURUMEc/vPIOi9AWscTNPUFukwuG6BZZTNxG2RLi0mvhyjDnFQrCEHBVGFFKSlsVY UV7sPi3ZKGtV0wWZiry1xV5wbpPzdmkG6iy4Sc3ObpiDEtjRzp1w1b/vc0kygVQ2LHg6 Qo6NPMYSt/jcJKLOMbiM7FDSC8ZAdq+uxzxtkgwiN3Whzxil8risMHmIio9VOfw1moR/ nPyRpdRw7Bmoo9TSbu0o5LQ2OkA+o9qcOJMLM/FPJkJl+bCtMxbzCqB4wfY0Zdt19JiU 7K7w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=SQmHOD7Ouz4YvSzJmDOQ8TtXVsmFk70xvkgscF2aT8k=; b=oIHBAenzuogP+hnV1anwdj7tbELJ8OOdYhl+l82YXumv39Wo6HCAUhAUEXsfO8M6n4 iaThiUGg3hgf3q03IArgm5tJls+MNcQjtN3FMs/KxzZWlVEzMOatIc8BOvHTOikByA+V FV4AAIqjkJhP4TsEl/8PsjYBS6GtBeKStYiUH0s8mnHPYRx90HZ1yR4orXLlnusxFsWC VCnKHOx4KY65l7Yn83o61r/j6WqHHTt+r9ofSKrJgP5eJe1NqZmDX3p029u1SJhweDqX vnEZV6++em1vkPeRyK3U6SgVVb9fg7WtyYWiMcnouWedgKtCDVe1P+2z2/bxtXS6NhQd xNFg== X-Gm-Message-State: AN3rC/7/iOwDyRlrDfnPINf1zgkpn6abKB2hzqmFBW0dfk8mvG2oM0o2 aQEfivCE9nBRUg== X-Received: by 10.28.70.129 with SMTP id t123mr4733568wma.98.1492715160820; Thu, 20 Apr 2017 12:06:00 -0700 (PDT) Received: from fainelli-desktop.irv.broadcom.com ([192.19.255.250]) by smtp.gmail.com with ESMTPSA id w126sm31487wmb.25.2017.04.20.12.05.57 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Thu, 20 Apr 2017 12:06:00 -0700 (PDT) From: Florian Fainelli To: linux-arm-kernel@lists.infradead.org Subject: [PATCH 1/2] arm64: pmu: Wire-up Cortex A53 L2 cache events and DTLB refills Date: Thu, 20 Apr 2017 12:05:45 -0700 Message-Id: <20170420190546.7453-3-f.fainelli@gmail.com> X-Mailer: git-send-email 2.9.3 In-Reply-To: <20170420190546.7453-1-f.fainelli@gmail.com> References: <20170420190546.7453-1-f.fainelli@gmail.com> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20170420_120620_681708_1CA464FC X-CRM114-Status: UNSURE ( 9.56 ) X-CRM114-Notice: Please train this message. X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Mark Rutland , opendmb@gmail.com, Peter Zijlstra , Catalin Marinas , alcooperx@gmail.com, Will Deacon , "open list:PERFORMANCE EVENTS SUBSYSTEM" , Arnaldo Carvalho de Melo , Alexander Shishkin , Florian Fainelli , Ingo Molnar MIME-Version: 1.0 Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+patchwork-linux-arm=patchwork.kernel.org@lists.infradead.org X-Virus-Scanned: ClamAV using ClamSMTP Add missing L2 cache events: read/write accesses and misses, as well as the DTLB refills. Signed-off-by: Florian Fainelli --- arch/arm64/kernel/perf_event.c | 6 ++++++ 1 file changed, 6 insertions(+) diff --git a/arch/arm64/kernel/perf_event.c b/arch/arm64/kernel/perf_event.c index 57ae9d9ed9bb..4f011cdd756d 100644 --- a/arch/arm64/kernel/perf_event.c +++ b/arch/arm64/kernel/perf_event.c @@ -290,6 +290,12 @@ static const unsigned armv8_a53_perf_cache_map[PERF_COUNT_HW_CACHE_MAX] [C(L1I)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE, [C(L1I)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL, + [C(LL)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L2D_CACHE, + [C(LL)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L2D_CACHE_REFILL, + [C(LL)][C(OP_WRITE)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_L2D_CACHE, + [C(LL)][C(OP_WRITE)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L2D_CACHE_REFILL, + + [C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL, [C(ITLB)][C(OP_READ)][C(RESULT_MISS)] = ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL, [C(BPU)][C(OP_READ)][C(RESULT_ACCESS)] = ARMV8_PMUV3_PERFCTR_BR_PRED,