From patchwork Thu Dec 7 17:06:22 2017 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Christoffer Dall X-Patchwork-Id: 10100477 Return-Path: Received: from mail.wl.linuxfoundation.org (pdx-wl-mail.web.codeaurora.org [172.30.200.125]) by pdx-korg-patchwork.web.codeaurora.org (Postfix) with ESMTP id D822B602BF for ; Thu, 7 Dec 2017 17:35:46 +0000 (UTC) Received: from mail.wl.linuxfoundation.org (localhost [127.0.0.1]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id C56BC2855C for ; Thu, 7 Dec 2017 17:35:46 +0000 (UTC) Received: by mail.wl.linuxfoundation.org (Postfix, from userid 486) id BA64B28567; Thu, 7 Dec 2017 17:35:46 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on pdx-wl-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-4.2 required=2.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,RCVD_IN_DNSWL_MED autolearn=unavailable version=3.3.1 Received: from bombadil.infradead.org (bombadil.infradead.org [65.50.211.133]) (using TLSv1.2 with cipher AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.wl.linuxfoundation.org (Postfix) with ESMTPS id 694A5285A4 for ; Thu, 7 Dec 2017 17:35:45 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20170209; h=Sender: Content-Transfer-Encoding:Content-Type:MIME-Version:Cc:List-Subscribe: List-Help:List-Post:List-Archive:List-Unsubscribe:List-Id:References: In-Reply-To:Message-Id:Date:Subject:To:From:Reply-To:Content-ID: Content-Description:Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc :Resent-Message-ID:List-Owner; bh=TqDCNgZG7sJvx/V9mZBQ9NIacWnR2iggTdmOFUpfUwE=; b=pvSxw3eVl+BtU7SpRR9Fp3znQ+ amKz7XwGXbpqzmWYx3j1TzBfSjWsMIvRsw8BcQCSxeqK5m1MxceXql3TMdhhpCjk25yIUEHgUMQ+s rplUwDJow1t+xJlD3WiRlFgdmuC3Mj5kziQDTsbw9sQTcskx1u/XtpaVPRiCzdc8b1JBLxWskRD9U 5RayvO8aeDiBfwQ/h0LFQ2TL6BrHwvZz2Z+GIisFM9VdPJ3oiQWP7+Nuvsm6C1N8LL8xxAucf6RMU tzlz+7/zvq+go7zrO9zbEhSBmdWJ513ppX4S5/8exJ+pz431ZqOQHyn628ro2fe3n7+Wa9/zLCegs E0votM+A==; Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.87 #1 (Red Hat Linux)) id 1eN05I-0007Fd-Kd; Thu, 07 Dec 2017 17:35:44 +0000 Received: from merlin.infradead.org ([2001:8b0:10b:1231::1]) by bombadil.infradead.org with esmtps (Exim 4.87 #1 (Red Hat Linux)) id 1eN04E-0004zv-AU for linux-arm-kernel@bombadil.infradead.org; Thu, 07 Dec 2017 17:34:38 +0000 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=infradead.org; s=merlin.20170209; h=References:In-Reply-To:Message-Id:Date: Subject:Cc:To:From:Sender:Reply-To:MIME-Version:Content-Type: Content-Transfer-Encoding:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Id: List-Help:List-Unsubscribe:List-Subscribe:List-Post:List-Owner:List-Archive; bh=o7WRrCZuEJv0fEBBJpO8srR3CpfFShQBGV3f8hwILic=; b=aHpgUhtXDb+aGZuppQ2hrfUDw 7yfFUdPcEIaamMb8+m/JNz/YG0HmCv0gSGY+7/uYqSomAJkEl3khOhq1muJ3Pb1KUBf0ChGbS+yhP 9/Otwy3LtYWCJKU1AY/1fp5Hl2tWWp5O3Vldv3fIR0WkfSWKlwu+j1anBMR38uRz1WNnbVPuKn9zU aaB2kssy5Wk/4ZzizHKJcHqotWK3JZqT64d7sDJXItNlPrEV6yehbX4xddPKTTiJs3Pur8+VGDmxy UaZZtFcZ+vr2A5anBFa/te+uHdGcIaUSUE+H+cLJATyjFc+ifzBrSMW9N+WrNXimhfRQKLqS6V6tf G832lvvdg==; Received: from mail-wm0-x241.google.com ([2a00:1450:400c:c09::241]) by merlin.infradead.org with esmtps (Exim 4.87 #1 (Red Hat Linux)) id 1eMzeF-00010o-AG for linux-arm-kernel@lists.infradead.org; Thu, 07 Dec 2017 17:07:47 +0000 Received: by mail-wm0-x241.google.com with SMTP id n138so14266525wmg.2 for ; Thu, 07 Dec 2017 09:07:27 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=o7WRrCZuEJv0fEBBJpO8srR3CpfFShQBGV3f8hwILic=; b=UW7Ca2Tbn+2CtggA2ruY7rW9xy4ER3vwTm1MC4oLDoNwEFIMR64fM+rA3v6hAJwEM2 +L6NhSw9wr9WF34W8/nCxMccqrYsoe7v3HJNgBEFFnubqSctE+680ehCas7j7I+nhzXo HDLmSpmh+HXXJ6dfSIECN3Jb/8+rszSWRDOiM= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=o7WRrCZuEJv0fEBBJpO8srR3CpfFShQBGV3f8hwILic=; b=Kdt5ePJ0Ywy0e9Us/8b/7/5FRo3AL9mUpsfhpE9ZF7jgdOaftW08726WMmTQoOTn6+ IZ7XaQ0rnu3l5InNYK0/Apos94jbPL5a5TnWpInzGRlKPOiDVyDxg4Y3xlKrZPp+1Eef 2/AWJbrw9OH4gnHxhtSadOocPQaEeQ/pQmY6oHYFl/ZYIDW/MSwHvrZl3HENdWvlwWjv ns/f/pb5YUUI6N6+qzOSCgmk0/PygPdyDQJt24/mdDhffL4qqJIXhs8WWCfjP9LYbTr/ aUqVgsr+4mvN8Jt67JL3a84jwyoTZhOYaesYcOGqQauw1o7AXYnBnnTmXd1lwWSOB158 lwEw== X-Gm-Message-State: AJaThX6ZPKluNawOQ7ZdcXNHw+BxF3z/MxESGB3h+3Sw/mCOBx92FiEb X3rlsjYbWWQjew9HsSUZVNqeag== X-Google-Smtp-Source: AGs4zMZ5uhUMztGbzG8K9B43bSXbt+PIaLxZBHeMFwGTbD+cyGRW0tRrSjzx54OeJkfrziRAhCiG5A== X-Received: by 10.80.209.193 with SMTP id i1mr45891537edg.107.1512666445570; Thu, 07 Dec 2017 09:07:25 -0800 (PST) Received: from localhost.localdomain (x50d2404e.cust.hiper.dk. [80.210.64.78]) by smtp.gmail.com with ESMTPSA id a16sm2868270edd.19.2017.12.07.09.07.24 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Thu, 07 Dec 2017 09:07:24 -0800 (PST) From: Christoffer Dall To: kvmarm@lists.cs.columbia.edu, linux-arm-kernel@lists.infradead.org Subject: [PATCH v2 28/36] KVM: arm64: Configure FPSIMD traps on vcpu load/put for VHE Date: Thu, 7 Dec 2017 18:06:22 +0100 Message-Id: <20171207170630.592-29-christoffer.dall@linaro.org> X-Mailer: git-send-email 2.14.2 In-Reply-To: <20171207170630.592-1-christoffer.dall@linaro.org> References: <20171207170630.592-1-christoffer.dall@linaro.org> X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Marc Zyngier , Andrew Jones , Christoffer Dall , Shih-Wei Li , kvm@vger.kernel.org MIME-Version: 1.0 Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+patchwork-linux-arm=patchwork.kernel.org@lists.infradead.org X-Virus-Scanned: ClamAV using ClamSMTP There is no need to enable/disable traps to FP registers on every switch to/from the VM, because the host kernel does not use this resource without calling vcpu_put. We can therefore move things around enough that we still always write FPEXC32_EL2 before programming CPTR_EL2 but only program these during vcpu load/put. Signed-off-by: Christoffer Dall --- arch/arm64/include/asm/kvm_hyp.h | 3 +++ arch/arm64/kvm/hyp/switch.c | 34 ++++++++++++++++++++++++---------- arch/arm64/kvm/hyp/sysreg-sr.c | 4 ++++ 3 files changed, 31 insertions(+), 10 deletions(-) diff --git a/arch/arm64/include/asm/kvm_hyp.h b/arch/arm64/include/asm/kvm_hyp.h index 3f54c55f77a1..28d5f3cb4001 100644 --- a/arch/arm64/include/asm/kvm_hyp.h +++ b/arch/arm64/include/asm/kvm_hyp.h @@ -148,6 +148,9 @@ void __fpsimd_save_state(struct user_fpsimd_state *fp_regs); void __fpsimd_restore_state(struct user_fpsimd_state *fp_regs); bool __fpsimd_enabled(void); +void activate_traps_vhe_load(struct kvm_vcpu *vcpu); +void deactivate_traps_vhe_put(void); + u64 __guest_enter(struct kvm_vcpu *vcpu, struct kvm_cpu_context *host_ctxt); void __noreturn __hyp_do_panic(unsigned long, ...); diff --git a/arch/arm64/kvm/hyp/switch.c b/arch/arm64/kvm/hyp/switch.c index c01bcfc3fb52..44aae69a7fec 100644 --- a/arch/arm64/kvm/hyp/switch.c +++ b/arch/arm64/kvm/hyp/switch.c @@ -24,22 +24,25 @@ #include #include -static void __hyp_text __activate_traps_common(struct kvm_vcpu *vcpu) +static void __hyp_text __activate_traps_fpsimd32(struct kvm_vcpu *vcpu) { /* - * We are about to set CPTR_EL2.TFP to trap all floating point - * register accesses to EL2, however, the ARM ARM clearly states that - * traps are only taken to EL2 if the operation would not otherwise - * trap to EL1. Therefore, always make sure that for 32-bit guests, - * we set FPEXC.EN to prevent traps to EL1, when setting the TFP bit. - * If FP/ASIMD is not implemented, FPEXC is UNDEFINED and any access to - * it will cause an exception. + * We are about to trap all floating point register accesses to EL2, + * however, traps are only taken to EL2 if the operation would not + * otherwise trap to EL1. Therefore, always make sure that for 32-bit + * guests, we set FPEXC.EN to prevent traps to EL1, when setting the + * TFP bit. If FP/ASIMD is not implemented, FPEXC is UNDEFINED and + * any access to it will cause an exception. */ if (vcpu_el1_is_32bit(vcpu) && system_supports_fpsimd() && !vcpu->arch.guest_vfp_loaded) { write_sysreg(1 << 30, fpexc32_el2); isb(); } +} + +static void __hyp_text __activate_traps_common(struct kvm_vcpu *vcpu) +{ write_sysreg(vcpu->arch.hcr_el2, hcr_el2); /* Trap on AArch32 cp15 c15 (impdef sysregs) accesses (EL1 or EL0) */ @@ -61,10 +64,12 @@ static void __hyp_text __deactivate_traps_common(void) write_sysreg(0, pmuserenr_el0); } -static void __hyp_text __activate_traps_vhe(struct kvm_vcpu *vcpu) +void activate_traps_vhe_load(struct kvm_vcpu *vcpu) { u64 val; + __activate_traps_fpsimd32(vcpu); + val = read_sysreg(cpacr_el1); val |= CPACR_EL1_TTA; val &= ~CPACR_EL1_ZEN; @@ -73,7 +78,15 @@ static void __hyp_text __activate_traps_vhe(struct kvm_vcpu *vcpu) else val &= ~CPACR_EL1_FPEN; write_sysreg(val, cpacr_el1); +} +void deactivate_traps_vhe_put(void) +{ + write_sysreg(CPACR_EL1_DEFAULT, cpacr_el1); +} + +static void __hyp_text __activate_traps_vhe(struct kvm_vcpu *vcpu) +{ write_sysreg(__kvm_hyp_vector, vbar_el1); } @@ -81,6 +94,8 @@ static void __hyp_text __activate_traps_nvhe(struct kvm_vcpu *vcpu) { u64 val; + __activate_traps_fpsimd32(vcpu); + val = CPTR_EL2_DEFAULT; val |= CPTR_EL2_TTA | CPTR_EL2_TZ; if (vcpu->arch.guest_vfp_loaded) @@ -111,7 +126,6 @@ static void __hyp_text __deactivate_traps_vhe(void) write_sysreg(mdcr_el2, mdcr_el2); write_sysreg(HCR_HOST_VHE_FLAGS, hcr_el2); - write_sysreg(CPACR_EL1_DEFAULT, cpacr_el1); write_sysreg(vectors, vbar_el1); } diff --git a/arch/arm64/kvm/hyp/sysreg-sr.c b/arch/arm64/kvm/hyp/sysreg-sr.c index 65abf1aeba59..b647fea93fdc 100644 --- a/arch/arm64/kvm/hyp/sysreg-sr.c +++ b/arch/arm64/kvm/hyp/sysreg-sr.c @@ -254,6 +254,8 @@ void kvm_vcpu_load_sysregs(struct kvm_vcpu *vcpu) __sysreg_restore_el1_state(guest_ctxt); vcpu->arch.sysregs_loaded_on_cpu = true; + + activate_traps_vhe_load(vcpu); } /** @@ -286,6 +288,8 @@ void kvm_vcpu_put_sysregs(struct kvm_vcpu *vcpu) if (!has_vhe()) return; + deactivate_traps_vhe_put(); + __sysreg_save_el1_state(guest_ctxt); __sysreg_save_user_state(guest_ctxt); __sysreg32_save_state(vcpu);