@@ -119,10 +119,11 @@ pcie3x4: pcie@fe150000 {
ranges = <0x01000000 0x0 0xf0100000 0x0 0xf0100000 0x0 0x00100000>,
<0x02000000 0x0 0xf0200000 0x0 0xf0200000 0x0 0x00e00000>,
<0x03000000 0x0 0x40000000 0x9 0x00000000 0x0 0x40000000>;
- reg = <0xa 0x40000000 0x0 0x00400000>,
+ reg = <0xa 0x40000000 0x0 0x00300000>,
<0x0 0xfe150000 0x0 0x00010000>,
- <0x0 0xf0000000 0x0 0x00100000>;
- reg-names = "dbi", "apb", "config";
+ <0x0 0xf0000000 0x0 0x00100000>,
+ <0xa 0x40300000 0x0 0x00002000>;
+ reg-names = "dbi", "apb", "config", "atu";
resets = <&cru SRST_PCIE0_POWER_UP>, <&cru SRST_P_PCIE0>;
reset-names = "pwr", "pipe";
status = "disabled";
@@ -170,10 +171,11 @@ pcie3x2: pcie@fe160000 {
ranges = <0x01000000 0x0 0xf1100000 0x0 0xf1100000 0x0 0x00100000>,
<0x02000000 0x0 0xf1200000 0x0 0xf1200000 0x0 0x00e00000>,
<0x03000000 0x0 0x40000000 0x9 0x40000000 0x0 0x40000000>;
- reg = <0xa 0x40400000 0x0 0x00400000>,
+ reg = <0xa 0x40400000 0x0 0x00300000>,
<0x0 0xfe160000 0x0 0x00010000>,
- <0x0 0xf1000000 0x0 0x00100000>;
- reg-names = "dbi", "apb", "config";
+ <0x0 0xf1000000 0x0 0x00100000>,
+ <0xa 0x40700000 0x0 0x00002000>;
+ reg-names = "dbi", "apb", "config", "atu";
resets = <&cru SRST_PCIE1_POWER_UP>, <&cru SRST_P_PCIE1>;
reset-names = "pwr", "pipe";
status = "disabled";
@@ -219,10 +221,11 @@ pcie2x1l0: pcie@fe170000 {
ranges = <0x01000000 0x0 0xf2100000 0x0 0xf2100000 0x0 0x00100000>,
<0x02000000 0x0 0xf2200000 0x0 0xf2200000 0x0 0x00e00000>,
<0x03000000 0x0 0x40000000 0x9 0x80000000 0x0 0x40000000>;
- reg = <0xa 0x40800000 0x0 0x00400000>,
+ reg = <0xa 0x40800000 0x0 0x00300000>,
<0x0 0xfe170000 0x0 0x00010000>,
- <0x0 0xf2000000 0x0 0x00100000>;
- reg-names = "dbi", "apb", "config";
+ <0x0 0xf2000000 0x0 0x00100000>,
+ <0xa 0x40b00000 0x0 0x00001000>;
+ reg-names = "dbi", "apb", "config", "atu";
resets = <&cru SRST_PCIE2_POWER_UP>, <&cru SRST_P_PCIE2>;
reset-names = "pwr", "pipe";
#address-cells = <3>;
@@ -1259,10 +1259,11 @@ pcie2x1l1: pcie@fe180000 {
ranges = <0x01000000 0x0 0xf3100000 0x0 0xf3100000 0x0 0x00100000>,
<0x02000000 0x0 0xf3200000 0x0 0xf3200000 0x0 0x00e00000>,
<0x03000000 0x0 0x40000000 0x9 0xc0000000 0x0 0x40000000>;
- reg = <0xa 0x40c00000 0x0 0x00400000>,
+ reg = <0xa 0x40c00000 0x0 0x00300000>,
<0x0 0xfe180000 0x0 0x00010000>,
- <0x0 0xf3000000 0x0 0x00100000>;
- reg-names = "dbi", "apb", "config";
+ <0x0 0xf3000000 0x0 0x00100000>,
+ <0xa 0x40f00000 0x0 0x00001000>;
+ reg-names = "dbi", "apb", "config", "atu";
resets = <&cru SRST_PCIE3_POWER_UP>, <&cru SRST_P_PCIE3>;
reset-names = "pwr", "pipe";
#address-cells = <3>;
@@ -1310,10 +1311,11 @@ pcie2x1l2: pcie@fe190000 {
ranges = <0x01000000 0x0 0xf4100000 0x0 0xf4100000 0x0 0x00100000>,
<0x02000000 0x0 0xf4200000 0x0 0xf4200000 0x0 0x00e00000>,
<0x03000000 0x0 0x40000000 0xa 0x00000000 0x0 0x40000000>;
- reg = <0xa 0x41000000 0x0 0x00400000>,
+ reg = <0xa 0x41000000 0x0 0x00300000>,
<0x0 0xfe190000 0x0 0x00010000>,
- <0x0 0xf4000000 0x0 0x00100000>;
- reg-names = "dbi", "apb", "config";
+ <0x0 0xf4000000 0x0 0x00100000>,
+ <0xa 0x41300000 0x0 0x00001000>;
+ reg-names = "dbi", "apb", "config", "atu";
resets = <&cru SRST_PCIE4_POWER_UP>, <&cru SRST_P_PCIE4>;
reset-names = "pwr", "pipe";
#address-cells = <3>;