Message ID | 20240131125920.2879433-2-privatesub2@gmail.com (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
Series | Add support for Allwinner PWM on D1/T113s/R329 SoCs | expand |
On Wed, 31 Jan 2024 15:59:14 +0300 Aleksandr Shubin <privatesub2@gmail.com> wrote: Hi, > Allwinner's D1, T113-S3 and R329 SoCs have a new pwm > controller witch is different from the previous pwm-sun4i. > > The D1 and T113 are identical in terms of peripherals, > they differ only in the architecture of the CPU core, and > even share the majority of their DT. Because of that, > using the same compatible makes sense. > The R329 is a different SoC though, and should have > a different compatible string added, especially as there > is a difference in the number of channels. > > D1 and T113s SoCs have one PWM controller with 8 channels. > R329 SoC has two PWM controllers in both power domains, one of > them has 9 channels (CPUX one) and the other has 6 (CPUS one). > > Add a device tree binding for them. > > Signed-off-by: Aleksandr Shubin <privatesub2@gmail.com> > Reviewed-by: Conor Dooley <conor.dooley@microchip.com> > --- > .../bindings/pwm/allwinner,sun20i-pwm.yaml | 88 +++++++++++++++++++ > 1 file changed, 88 insertions(+) > create mode 100644 Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > diff --git a/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > new file mode 100644 > index 000000000000..716f75776006 > --- /dev/null > +++ b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > @@ -0,0 +1,88 @@ > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/pwm/allwinner,sun20i-pwm.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: Allwinner D1, T113-S3 and R329 PWM > + > +maintainers: > + - Aleksandr Shubin <privatesub2@gmail.com> > + - Brandon Cheo Fusi <fusibrandon13@gmail.com> > + > +properties: > + compatible: > + oneOf: > + - const: allwinner,sun20i-d1-pwm > + - items: > + - const: allwinner,sun20i-r329-pwm > + - const: allwinner,sun20i-d1-pwm > + > + reg: > + maxItems: 1 > + > + "#pwm-cells": > + const: 3 > + > + clocks: > + items: > + - description: Bus clock > + - description: 24 MHz oscillator > + - description: APB0 clock > + > + clock-names: > + items: > + - const: bus > + - const: hosc > + - const: apb0 > + > + resets: > + maxItems: 1 > + > + allwinner,pwm-channels: > + $ref: /schemas/types.yaml#/definitions/uint32 > + description: The number of PWM channels configured for this instance > + enum: [6, 9] > + > +allOf: > + - $ref: pwm.yaml# > + > + - if: > + properties: > + compatible: > + contains: > + const: allwinner,sun20i-r329-pwm > + > + then: > + required: > + - allwinner,pwm-channels > + > + else: > + properties: > + allwinner,pwm-channels: false Do we really need to be that strict? If something compatible to D1 pops up in the future, just with a different number of channels, we would need a new compatible string. If we would leave this else branch out, we could just specify some number differing from the default, and be good. The number of channels really looks like a parameter to the IP, it's modelled like this in the manual (PCR: 0x0100 + 0x0000 + N * 0x0020). Cheers, Andre > + > +unevaluatedProperties: false > + > +required: > + - compatible > + - reg > + - "#pwm-cells" > + - clocks > + - clock-names > + - resets > + > +examples: > + - | > + #include <dt-bindings/clock/sun20i-d1-ccu.h> > + #include <dt-bindings/reset/sun20i-d1-ccu.h> > + > + pwm: pwm@2000c00 { > + compatible = "allwinner,sun20i-d1-pwm"; > + reg = <0x02000c00 0x400>; > + clocks = <&ccu CLK_BUS_PWM>, <&dcxo>, <&ccu CLK_APB0>; > + clock-names = "bus", "hosc", "apb0"; > + resets = <&ccu RST_BUS_PWM>; > + #pwm-cells = <0x3>; > + }; > + > +...
Hi Aleksandr, ср, 31 янв. 2024 г. в 15:59, Aleksandr Shubin <privatesub2@gmail.com>: > > Allwinner's D1, T113-S3 and R329 SoCs have a new pwm > controller witch is different from the previous pwm-sun4i. > > The D1 and T113 are identical in terms of peripherals, > they differ only in the architecture of the CPU core, and > even share the majority of their DT. Because of that, > using the same compatible makes sense. > The R329 is a different SoC though, and should have > a different compatible string added, especially as there > is a difference in the number of channels. > > D1 and T113s SoCs have one PWM controller with 8 channels. > R329 SoC has two PWM controllers in both power domains, one of > them has 9 channels (CPUX one) and the other has 6 (CPUS one). > > Add a device tree binding for them. > > Signed-off-by: Aleksandr Shubin <privatesub2@gmail.com> > Reviewed-by: Conor Dooley <conor.dooley@microchip.com> > --- > .../bindings/pwm/allwinner,sun20i-pwm.yaml | 88 +++++++++++++++++++ > 1 file changed, 88 insertions(+) > create mode 100644 Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > diff --git a/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > new file mode 100644 > index 000000000000..716f75776006 > --- /dev/null > +++ b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > @@ -0,0 +1,88 @@ > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/pwm/allwinner,sun20i-pwm.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: Allwinner D1, T113-S3 and R329 PWM > + > +maintainers: > + - Aleksandr Shubin <privatesub2@gmail.com> > + - Brandon Cheo Fusi <fusibrandon13@gmail.com> > + > +properties: > + compatible: > + oneOf: > + - const: allwinner,sun20i-d1-pwm > + - items: > + - const: allwinner,sun20i-r329-pwm According to the bsp sdk and other mainline drivers for R329 SoC, the sun50i prefix should be used instead the sun20i > + - const: allwinner,sun20i-d1-pwm > + > + reg: > + maxItems: 1 > + > + "#pwm-cells": > + const: 3 > + > + clocks: > + items: > + - description: Bus clock > + - description: 24 MHz oscillator > + - description: APB0 clock > + > + clock-names: > + items: > + - const: bus > + - const: hosc > + - const: apb0 > + > + resets: > + maxItems: 1 > + > + allwinner,pwm-channels: > + $ref: /schemas/types.yaml#/definitions/uint32 > + description: The number of PWM channels configured for this instance > + enum: [6, 9] > + > +allOf: > + - $ref: pwm.yaml# > + > + - if: > + properties: > + compatible: > + contains: > + const: allwinner,sun20i-r329-pwm Same here. > + then: > + required: > + - allwinner,pwm-channels > + > + else: > + properties: > + allwinner,pwm-channels: false > + > +unevaluatedProperties: false > + > +required: > + - compatible > + - reg > + - "#pwm-cells" > + - clocks > + - clock-names > + - resets > + > +examples: > + - | > + #include <dt-bindings/clock/sun20i-d1-ccu.h> > + #include <dt-bindings/reset/sun20i-d1-ccu.h> > + > + pwm: pwm@2000c00 { > + compatible = "allwinner,sun20i-d1-pwm"; > + reg = <0x02000c00 0x400>; > + clocks = <&ccu CLK_BUS_PWM>, <&dcxo>, <&ccu CLK_APB0>; > + clock-names = "bus", "hosc", "apb0"; > + resets = <&ccu RST_BUS_PWM>; > + #pwm-cells = <0x3>; > + }; > + > +... > -- > 2.25.1 > Best regards, Maksim
On Wed, Jan 31, 2024 at 02:52:44PM +0000, Andre Przywara wrote: > On Wed, 31 Jan 2024 15:59:14 +0300 > Aleksandr Shubin <privatesub2@gmail.com> wrote: > > Hi, > > > Allwinner's D1, T113-S3 and R329 SoCs have a new pwm > > controller witch is different from the previous pwm-sun4i. > > > > The D1 and T113 are identical in terms of peripherals, > > they differ only in the architecture of the CPU core, and > > even share the majority of their DT. Because of that, > > using the same compatible makes sense. > > The R329 is a different SoC though, and should have > > a different compatible string added, especially as there > > is a difference in the number of channels. > > > > D1 and T113s SoCs have one PWM controller with 8 channels. > > R329 SoC has two PWM controllers in both power domains, one of > > them has 9 channels (CPUX one) and the other has 6 (CPUS one). > > > > Add a device tree binding for them. > > > > Signed-off-by: Aleksandr Shubin <privatesub2@gmail.com> > > Reviewed-by: Conor Dooley <conor.dooley@microchip.com> > > --- > > .../bindings/pwm/allwinner,sun20i-pwm.yaml | 88 +++++++++++++++++++ > > 1 file changed, 88 insertions(+) > > create mode 100644 Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > > > diff --git a/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > new file mode 100644 > > index 000000000000..716f75776006 > > --- /dev/null > > +++ b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > @@ -0,0 +1,88 @@ > > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > > +%YAML 1.2 > > +--- > > +$id: http://devicetree.org/schemas/pwm/allwinner,sun20i-pwm.yaml# > > +$schema: http://devicetree.org/meta-schemas/core.yaml# > > + > > +title: Allwinner D1, T113-S3 and R329 PWM > > + > > +maintainers: > > + - Aleksandr Shubin <privatesub2@gmail.com> > > + - Brandon Cheo Fusi <fusibrandon13@gmail.com> > > + > > +properties: > > + compatible: > > + oneOf: > > + - const: allwinner,sun20i-d1-pwm > > + - items: > > + - const: allwinner,sun20i-r329-pwm > > + - const: allwinner,sun20i-d1-pwm > > + > > + reg: > > + maxItems: 1 > > + > > + "#pwm-cells": > > + const: 3 > > + > > + clocks: > > + items: > > + - description: Bus clock > > + - description: 24 MHz oscillator > > + - description: APB0 clock > > + > > + clock-names: > > + items: > > + - const: bus > > + - const: hosc > > + - const: apb0 > > + > > + resets: > > + maxItems: 1 > > + > > + allwinner,pwm-channels: > > + $ref: /schemas/types.yaml#/definitions/uint32 > > + description: The number of PWM channels configured for this instance > > + enum: [6, 9] > > + > > +allOf: > > + - $ref: pwm.yaml# > > + > > + - if: > > + properties: > > + compatible: > > + contains: > > + const: allwinner,sun20i-r329-pwm > > + > > + then: > > + required: > > + - allwinner,pwm-channels > > + > > + else: > > + properties: > > + allwinner,pwm-channels: false > > Do we really need to be that strict? > If something compatible to D1 pops up in the future, just with a different > number of channels, we would need a new compatible string. Well, you would want to have a soc specific compatible anyway then, right? > If we would leave this else branch out, we could just specify some > number differing from the default, and be good. If it were compatible with the d1, then the "then:" branch would apply, provided you used the fallback correctly. Although if the number of channels were different, we'd likely end up with modifications here to limit it to the correct values for each soc. Cheers, Conor. > The number of channels really looks like a parameter to the IP, it's > modelled like this in the manual (PCR: 0x0100 + 0x0000 + N * 0x0020).
On Wed, 31 Jan 2024 21:22:06 +0000 Conor Dooley <conor@kernel.org> wrote: Hi, > On Wed, Jan 31, 2024 at 02:52:44PM +0000, Andre Przywara wrote: > > On Wed, 31 Jan 2024 15:59:14 +0300 > > Aleksandr Shubin <privatesub2@gmail.com> wrote: > > > > Hi, > > > > > Allwinner's D1, T113-S3 and R329 SoCs have a new pwm > > > controller witch is different from the previous pwm-sun4i. > > > > > > The D1 and T113 are identical in terms of peripherals, > > > they differ only in the architecture of the CPU core, and > > > even share the majority of their DT. Because of that, > > > using the same compatible makes sense. > > > The R329 is a different SoC though, and should have > > > a different compatible string added, especially as there > > > is a difference in the number of channels. > > > > > > D1 and T113s SoCs have one PWM controller with 8 channels. > > > R329 SoC has two PWM controllers in both power domains, one of > > > them has 9 channels (CPUX one) and the other has 6 (CPUS one). > > > > > > Add a device tree binding for them. > > > > > > Signed-off-by: Aleksandr Shubin <privatesub2@gmail.com> > > > Reviewed-by: Conor Dooley <conor.dooley@microchip.com> > > > --- > > > .../bindings/pwm/allwinner,sun20i-pwm.yaml | 88 +++++++++++++++++++ > > > 1 file changed, 88 insertions(+) > > > create mode 100644 Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > > > > > diff --git a/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > > new file mode 100644 > > > index 000000000000..716f75776006 > > > --- /dev/null > > > +++ b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > > @@ -0,0 +1,88 @@ > > > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > > > +%YAML 1.2 > > > +--- > > > +$id: http://devicetree.org/schemas/pwm/allwinner,sun20i-pwm.yaml# > > > +$schema: http://devicetree.org/meta-schemas/core.yaml# > > > + > > > +title: Allwinner D1, T113-S3 and R329 PWM > > > + > > > +maintainers: > > > + - Aleksandr Shubin <privatesub2@gmail.com> > > > + - Brandon Cheo Fusi <fusibrandon13@gmail.com> > > > + > > > +properties: > > > + compatible: > > > + oneOf: > > > + - const: allwinner,sun20i-d1-pwm > > > + - items: > > > + - const: allwinner,sun20i-r329-pwm > > > + - const: allwinner,sun20i-d1-pwm > > > + > > > + reg: > > > + maxItems: 1 > > > + > > > + "#pwm-cells": > > > + const: 3 > > > + > > > + clocks: > > > + items: > > > + - description: Bus clock > > > + - description: 24 MHz oscillator > > > + - description: APB0 clock > > > + > > > + clock-names: > > > + items: > > > + - const: bus > > > + - const: hosc > > > + - const: apb0 > > > + > > > + resets: > > > + maxItems: 1 > > > + > > > + allwinner,pwm-channels: > > > + $ref: /schemas/types.yaml#/definitions/uint32 > > > + description: The number of PWM channels configured for this instance > > > + enum: [6, 9] > > > + > > > +allOf: > > > + - $ref: pwm.yaml# > > > + > > > + - if: > > > + properties: > > > + compatible: > > > + contains: > > > + const: allwinner,sun20i-r329-pwm > > > + > > > + then: > > > + required: > > > + - allwinner,pwm-channels > > > + > > > + else: > > > + properties: > > > + allwinner,pwm-channels: false > > > > Do we really need to be that strict? > > If something compatible to D1 pops up in the future, just with a different > > number of channels, we would need a new compatible string. > > Well, you would want to have a soc specific compatible anyway then, > right? So the idea would be to add any new (specific) compatible string to that list then, when we add them? I guess this would work, but strictly speaking any current driver would then only need to check this property for the R329 type? The Linux driver proposed in the next patch *always* honours the allwinner,pwm-channels property, which is IMHO the right way to implement this. And that's why I think the binding should reflect that, and not explicitly *forbid* the property for every one other than R329 (atm). With the current Linux driver, a potential new SoC using: "allwinner,sun20i-d2-pwm", "allwinner,sun20i-d1-pwm"; allwinner,pwm-channels = <6>; would work without driver changes. A driver strictly written to this binding here might not, though, as it would be free to ignore the pwm-channels property. Does that make sense? So to encourage future compatibility, can we drop the "else" branch? > > If we would leave this else branch out, we could just specify some > > number differing from the default, and be good. > > If it were compatible with the d1, then the "then:" branch would apply, > provided you used the fallback correctly. > > Although if the number of > channels were different, we'd likely end up with modifications here to > limit it to the correct values for each soc. That's fine, because this just affects the bindings (and the DT), but doesn't require any driver changes, which take months to trickle into distributions, not to speak of LTS distros. A DT can be updated independently. Cheers, Andre. > > The number of channels really looks like a parameter to the IP, it's > > modelled like this in the manual (PCR: 0x0100 + 0x0000 + N * 0x0020).
On Thu, Feb 01, 2024 at 05:48:51PM +0000, Andre Przywara wrote: > On Wed, 31 Jan 2024 21:22:06 +0000 > Conor Dooley <conor@kernel.org> wrote: > > Hi, > > > On Wed, Jan 31, 2024 at 02:52:44PM +0000, Andre Przywara wrote: > > > On Wed, 31 Jan 2024 15:59:14 +0300 > > > Aleksandr Shubin <privatesub2@gmail.com> wrote: > > > > > > Hi, > > > > > > > Allwinner's D1, T113-S3 and R329 SoCs have a new pwm > > > > controller witch is different from the previous pwm-sun4i. > > > > > > > > The D1 and T113 are identical in terms of peripherals, > > > > they differ only in the architecture of the CPU core, and > > > > even share the majority of their DT. Because of that, > > > > using the same compatible makes sense. > > > > The R329 is a different SoC though, and should have > > > > a different compatible string added, especially as there > > > > is a difference in the number of channels. > > > > > > > > D1 and T113s SoCs have one PWM controller with 8 channels. > > > > R329 SoC has two PWM controllers in both power domains, one of > > > > them has 9 channels (CPUX one) and the other has 6 (CPUS one). > > > > > > > > Add a device tree binding for them. > > > > > > > > Signed-off-by: Aleksandr Shubin <privatesub2@gmail.com> > > > > Reviewed-by: Conor Dooley <conor.dooley@microchip.com> > > > > --- > > > > .../bindings/pwm/allwinner,sun20i-pwm.yaml | 88 +++++++++++++++++++ > > > > 1 file changed, 88 insertions(+) > > > > create mode 100644 Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > > > > > > > diff --git a/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > > > new file mode 100644 > > > > index 000000000000..716f75776006 > > > > --- /dev/null > > > > +++ b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > > > @@ -0,0 +1,88 @@ > > > > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > > > > +%YAML 1.2 > > > > +--- > > > > +$id: http://devicetree.org/schemas/pwm/allwinner,sun20i-pwm.yaml# > > > > +$schema: http://devicetree.org/meta-schemas/core.yaml# > > > > + > > > > +title: Allwinner D1, T113-S3 and R329 PWM > > > > + > > > > +maintainers: > > > > + - Aleksandr Shubin <privatesub2@gmail.com> > > > > + - Brandon Cheo Fusi <fusibrandon13@gmail.com> > > > > + > > > > +properties: > > > > + compatible: > > > > + oneOf: > > > > + - const: allwinner,sun20i-d1-pwm > > > > + - items: > > > > + - const: allwinner,sun20i-r329-pwm > > > > + - const: allwinner,sun20i-d1-pwm > > > > + > > > > + reg: > > > > + maxItems: 1 > > > > + > > > > + "#pwm-cells": > > > > + const: 3 > > > > + > > > > + clocks: > > > > + items: > > > > + - description: Bus clock > > > > + - description: 24 MHz oscillator > > > > + - description: APB0 clock > > > > + > > > > + clock-names: > > > > + items: > > > > + - const: bus > > > > + - const: hosc > > > > + - const: apb0 > > > > + > > > > + resets: > > > > + maxItems: 1 > > > > + > > > > + allwinner,pwm-channels: > > > > + $ref: /schemas/types.yaml#/definitions/uint32 > > > > + description: The number of PWM channels configured for this instance > > > > + enum: [6, 9] > > > > + > > > > +allOf: > > > > + - $ref: pwm.yaml# > > > > + > > > > + - if: > > > > + properties: > > > > + compatible: > > > > + contains: > > > > + const: allwinner,sun20i-r329-pwm > > > > + > > > > + then: > > > > + required: > > > > + - allwinner,pwm-channels > > > > + > > > > + else: > > > > + properties: > > > > + allwinner,pwm-channels: false > > > > > > Do we really need to be that strict? > > > If something compatible to D1 pops up in the future, just with a different > > > number of channels, we would need a new compatible string. > > > > Well, you would want to have a soc specific compatible anyway then, > > right? > > So the idea would be to add any new (specific) compatible string to that > list then, when we add them? > I guess this would work, but strictly speaking any current driver would > then only need to check this property for the R329 type? The Linux > driver proposed in the next patch *always* honours the > allwinner,pwm-channels property, which is IMHO the right way to implement > this. And that's why I think the binding should reflect that, and not > explicitly *forbid* the property for every one other than R329 (atm). > > With the current Linux driver, a potential new SoC using: > "allwinner,sun20i-d2-pwm", "allwinner,sun20i-d1-pwm"; > allwinner,pwm-channels = <6>; > would work without driver changes. A driver strictly written to this > binding here might not, though, as it would be free to ignore the > pwm-channels property. > > Does that make sense? So to encourage future compatibility, can we drop > the "else" branch? Oh true, I see what you mean now with the example you gave. I wouldn't respin for this alone, since the else branch could be dropped when another user showed up given the driver doesn't restrict things. I'm okay with your suggestion though. Cheer, Conor.
On Wed, Jan 31, 2024 at 03:59:14PM +0300, Aleksandr Shubin wrote: > Allwinner's D1, T113-S3 and R329 SoCs have a new pwm > controller witch is different from the previous pwm-sun4i. > > The D1 and T113 are identical in terms of peripherals, > they differ only in the architecture of the CPU core, and > even share the majority of their DT. Because of that, > using the same compatible makes sense. > The R329 is a different SoC though, and should have > a different compatible string added, especially as there > is a difference in the number of channels. > > D1 and T113s SoCs have one PWM controller with 8 channels. > R329 SoC has two PWM controllers in both power domains, one of > them has 9 channels (CPUX one) and the other has 6 (CPUS one). > > Add a device tree binding for them. > > Signed-off-by: Aleksandr Shubin <privatesub2@gmail.com> > Reviewed-by: Conor Dooley <conor.dooley@microchip.com> > --- > .../bindings/pwm/allwinner,sun20i-pwm.yaml | 88 +++++++++++++++++++ > 1 file changed, 88 insertions(+) > create mode 100644 Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > > diff --git a/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > new file mode 100644 > index 000000000000..716f75776006 > --- /dev/null > +++ b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml > @@ -0,0 +1,88 @@ > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/pwm/allwinner,sun20i-pwm.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: Allwinner D1, T113-S3 and R329 PWM > + > +maintainers: > + - Aleksandr Shubin <privatesub2@gmail.com> > + - Brandon Cheo Fusi <fusibrandon13@gmail.com> > + > +properties: > + compatible: > + oneOf: > + - const: allwinner,sun20i-d1-pwm > + - items: > + - const: allwinner,sun20i-r329-pwm > + - const: allwinner,sun20i-d1-pwm > + > + reg: > + maxItems: 1 > + > + "#pwm-cells": > + const: 3 > + > + clocks: > + items: > + - description: Bus clock > + - description: 24 MHz oscillator > + - description: APB0 clock > + > + clock-names: > + items: > + - const: bus > + - const: hosc > + - const: apb0 Sorry for being late to the party, but I'm starting to look at the PWM controller for the H700 (H616/T507 are compatible I believe) and for those devices they use apb1. Would it be possible to just name this clock "apb" and note it's just the "APB clock"? Thank you. > + > + resets: > + maxItems: 1 > + > + allwinner,pwm-channels: > + $ref: /schemas/types.yaml#/definitions/uint32 > + description: The number of PWM channels configured for this instance > + enum: [6, 9] > + > +allOf: > + - $ref: pwm.yaml# > + > + - if: > + properties: > + compatible: > + contains: > + const: allwinner,sun20i-r329-pwm > + > + then: > + required: > + - allwinner,pwm-channels > + > + else: > + properties: > + allwinner,pwm-channels: false > + > +unevaluatedProperties: false > + > +required: > + - compatible > + - reg > + - "#pwm-cells" > + - clocks > + - clock-names > + - resets > + > +examples: > + - | > + #include <dt-bindings/clock/sun20i-d1-ccu.h> > + #include <dt-bindings/reset/sun20i-d1-ccu.h> > + > + pwm: pwm@2000c00 { > + compatible = "allwinner,sun20i-d1-pwm"; > + reg = <0x02000c00 0x400>; > + clocks = <&ccu CLK_BUS_PWM>, <&dcxo>, <&ccu CLK_APB0>; > + clock-names = "bus", "hosc", "apb0"; > + resets = <&ccu RST_BUS_PWM>; > + #pwm-cells = <0x3>; > + }; > + > +... > -- > 2.25.1 >
diff --git a/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml new file mode 100644 index 000000000000..716f75776006 --- /dev/null +++ b/Documentation/devicetree/bindings/pwm/allwinner,sun20i-pwm.yaml @@ -0,0 +1,88 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pwm/allwinner,sun20i-pwm.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Allwinner D1, T113-S3 and R329 PWM + +maintainers: + - Aleksandr Shubin <privatesub2@gmail.com> + - Brandon Cheo Fusi <fusibrandon13@gmail.com> + +properties: + compatible: + oneOf: + - const: allwinner,sun20i-d1-pwm + - items: + - const: allwinner,sun20i-r329-pwm + - const: allwinner,sun20i-d1-pwm + + reg: + maxItems: 1 + + "#pwm-cells": + const: 3 + + clocks: + items: + - description: Bus clock + - description: 24 MHz oscillator + - description: APB0 clock + + clock-names: + items: + - const: bus + - const: hosc + - const: apb0 + + resets: + maxItems: 1 + + allwinner,pwm-channels: + $ref: /schemas/types.yaml#/definitions/uint32 + description: The number of PWM channels configured for this instance + enum: [6, 9] + +allOf: + - $ref: pwm.yaml# + + - if: + properties: + compatible: + contains: + const: allwinner,sun20i-r329-pwm + + then: + required: + - allwinner,pwm-channels + + else: + properties: + allwinner,pwm-channels: false + +unevaluatedProperties: false + +required: + - compatible + - reg + - "#pwm-cells" + - clocks + - clock-names + - resets + +examples: + - | + #include <dt-bindings/clock/sun20i-d1-ccu.h> + #include <dt-bindings/reset/sun20i-d1-ccu.h> + + pwm: pwm@2000c00 { + compatible = "allwinner,sun20i-d1-pwm"; + reg = <0x02000c00 0x400>; + clocks = <&ccu CLK_BUS_PWM>, <&dcxo>, <&ccu CLK_APB0>; + clock-names = "bus", "hosc", "apb0"; + resets = <&ccu RST_BUS_PWM>; + #pwm-cells = <0x3>; + }; + +...