From patchwork Mon Apr 11 07:22:28 2016 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Alexandre Courbot X-Patchwork-Id: 8797241 Return-Path: X-Original-To: patchwork-linux-arm@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork1.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.136]) by patchwork1.web.kernel.org (Postfix) with ESMTP id AE3DB9F36E for ; Mon, 11 Apr 2016 07:33:22 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id 93F6120256 for ; Mon, 11 Apr 2016 07:33:21 +0000 (UTC) Received: from bombadil.infradead.org (unknown [198.137.202.9]) (using TLSv1.2 with cipher AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 6EB5220166 for ; Mon, 11 Apr 2016 07:33:20 +0000 (UTC) Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1apWBa-0002Ne-Bn; Mon, 11 Apr 2016 07:23:02 +0000 Received: from nat-hk.nvidia.com ([203.18.50.4] helo=hkmmgate101.nvidia.com) by bombadil.infradead.org with esmtps (Exim 4.80.1 #2 (Red Hat Linux)) id 1apWBW-0002Cj-EU for linux-arm-kernel@lists.infradead.org; Mon, 11 Apr 2016 07:23:00 +0000 Received: from hkpgpgate101.nvidia.com (Not Verified[10.18.92.9]) by hkmmgate101.nvidia.com id ; Mon, 11 Apr 2016 15:22:35 +0800 Received: from HKMAIL103.nvidia.com ([10.18.67.137]) by hkpgpgate101.nvidia.com (PGP Universal service); Mon, 11 Apr 2016 00:22:33 -0700 X-PGP-Universal: processed; by hkpgpgate101.nvidia.com on Mon, 11 Apr 2016 00:22:33 -0700 Received: from [10.19.57.128] (10.19.57.128) by HKMAIL103.nvidia.com (10.18.16.12) with Microsoft SMTP Server (TLS) id 15.0.1130.7; Mon, 11 Apr 2016 07:22:30 +0000 Subject: Re: Nouveau crashes in 4.6-rc on arm64 To: Robin Murphy , , , References: <57064992.1060509@arm.com> <570737F5.30105@nvidia.com> <5707FC9F.50905@arm.com> From: Alexandre Courbot Organization: NVIDIA X-Nvconfidentiality: public Message-ID: <570B50B4.4020304@nvidia.com> Date: Mon, 11 Apr 2016 16:22:28 +0900 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:38.0) Gecko/20100101 Thunderbird/38.7.2 MIME-Version: 1.0 In-Reply-To: <5707FC9F.50905@arm.com> X-Originating-IP: [10.19.57.128] X-ClientProxiedBy: HKMAIL102.nvidia.com (10.18.16.11) To HKMAIL103.nvidia.com (10.18.16.12) X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20160411_002258_959459_D563288D X-CRM114-Status: GOOD ( 33.96 ) X-Spam-Score: -2.9 (--) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.20 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: bskeggs@redhat.com Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+patchwork-linux-arm=patchwork.kernel.org@lists.infradead.org X-Spam-Status: No, score=-3.4 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_MED, RDNS_NONE,UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP Hi Robin, On 04/09/2016 03:46 AM, Robin Murphy wrote: > Hi Alex, > > On 08/04/16 05:47, Alexandre Courbot wrote: >> Hi Robin, >> >> On 04/07/2016 08:50 PM, Robin Murphy wrote: >>> Hello, >>> >>> With 4.6-rc2 (and -rc1) I'm seeing Nouveau blowing up at boot, from the >>> look of it by dereferencing some offset from NULL inside >>> nouveau_fbcon_imageblit(). My setup is an old XFX 7600GT card plugged >>> into an ARM Juno r1 board, which works fine with 4.5 and earlier. >>> >>> Attached are a couple of logs from booting arm64 defconfig plus DRM and >>> Nouveau enabled - the second also has framebuffer console rotation >>> turned on, which interestingly seems to move the point of failure, and >>> the display does eventually come up to show the tail end of the panic in >>> that case. >>> >>> I might be able to find time for a full bisection next week if isn't >>> something sufficiently obvious to anyone who knows this driver. >> >> Looking at the log it is not clear to me what could be causing this. I >> can boot 4.6-rc2 with a GM206 card without any issue. A bisect would >> indeed be useful here. > > OK, turns out the lure of writing something to remotely drive a Juno and > parse kernel bootlogs through an automatic bisection was too great to > resist on a Friday afternoon :D > > Bisection came down to 1733a2ad3674("drm/nouveau/device/pci: set as > non-CPU-coherent on ARM64"), and sure enough reverting that removes the > crash. Thanks for taking the time to bisect this. And apologies as it seems my commit is the reason for your troubles. The CPU coherency flag is used for two things: explicitly sync buffers pages when required, and allocating buffers that are not explicitly synced (like fences or pushbuffers) using the DMA API. For this latter use, it also accesses the buffer's content using the mapping provided by dma_alloc_coherent() instead of creating a new one. All nouveau_bos are supposed to be written using nouveau_bo_rd32(), and this function handles the case of an DMA-API allocated object by detecting that the result of ttm_kmap_obj_virtual() is NULL. But as it turns out, OUT_RINGp() also calls ttm_kmap_obj_virtual() in order to perform a memcpy and uses its result directly - which means we are doing memcpy on a NULL pointer. We never caught this because we typically do not use Nouveau's fbcon with an ARM setup. I don't really like this special access for coherent objects, and actually had a patch in my tree to attempt to remove it (attached). Although it is not the whole solution (see below), the issue should at least not be visible with it applied - could you confirm? > I have to say, that commit looks pretty bogus anyway - since > de335bb49269("PCI: Update DMA configuration from DT") in 4.1, PCI > devices should correctly inherit the coherency property from their host > controller's DT node and get the appropriate DMA ops assigned. From a > brief look at the Nouveau code, I guess it could possibly be the > assumptions the TTM stuff going awry in the presence of coherent DMA > ops. Regardless of how the code goes wrong, though, it's trivially > incorrect to have a blanket statement that PCI devices are non-coherent > on arm64, so whatever the original issue was this isn't the right way to > fix it. You are absolutely right and this needs to be fixed. We still need to know about the bus coherency to avoid calling the page sync functions when they are not needed though. Is there a way for us to query the bus at runtime and know whether it is cpu-coherent or not? ... or maybe we could just unconditionally sync all buffers and let the DMA API abstract this away. My concern is that on coherent architectures we would still need to loop over all the pages for nothing, as I don't think the loop (see e.g. nouveau_bo_sync_for_cpu in nouveau_bo.c) can be optimized away by the compiler. Thanks, Alex. From 6199967b4f690e5ca7f404ebb9d1d8840024b5b7 Mon Sep 17 00:00:00 2001 From: Alexandre Courbot Date: Thu, 3 Mar 2016 12:49:28 +0900 Subject: [PATCH] WIP: no dma api for coherent gpuobjs X-NVConfidentiality: public --- drivers/gpu/drm/nouveau/nouveau_bo.c | 61 +++--------------------------------- 1 file changed, 5 insertions(+), 56 deletions(-) diff --git a/drivers/gpu/drm/nouveau/nouveau_bo.c b/drivers/gpu/drm/nouveau/nouveau_bo.c index db2a81461e0f..1112209ca871 100644 --- a/drivers/gpu/drm/nouveau/nouveau_bo.c +++ b/drivers/gpu/drm/nouveau/nouveau_bo.c @@ -424,13 +424,7 @@ nouveau_bo_map(struct nouveau_bo *nvbo) if (ret) return ret; - /* - * TTM buffers allocated using the DMA API already have a mapping, let's - * use it instead. - */ - if (!nvbo->force_coherent) - ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, - &nvbo->kmap); + ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap); ttm_bo_unreserve(&nvbo->bo); return ret; @@ -442,12 +436,7 @@ nouveau_bo_unmap(struct nouveau_bo *nvbo) if (!nvbo) return; - /* - * TTM buffers allocated using the DMA API already had a coherent - * mapping which we used, no need to unmap. - */ - if (!nvbo->force_coherent) - ttm_bo_kunmap(&nvbo->kmap); + ttm_bo_kunmap(&nvbo->kmap); } void @@ -514,35 +503,13 @@ nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible, return 0; } -static inline void * -_nouveau_bo_mem_index(struct nouveau_bo *nvbo, unsigned index, void *mem, u8 sz) -{ - struct ttm_dma_tt *dma_tt; - u8 *m = mem; - - index *= sz; - - if (m) { - /* kmap'd address, return the corresponding offset */ - m += index; - } else { - /* DMA-API mapping, lookup the right address */ - dma_tt = (struct ttm_dma_tt *)nvbo->bo.ttm; - m = dma_tt->cpu_address[index / PAGE_SIZE]; - m += index % PAGE_SIZE; - } - - return m; -} -#define nouveau_bo_mem_index(o, i, m) _nouveau_bo_mem_index(o, i, m, sizeof(*m)) - void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val) { bool is_iomem; u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem); - mem = nouveau_bo_mem_index(nvbo, index, mem); + mem += index; if (is_iomem) iowrite16_native(val, (void __force __iomem *)mem); @@ -556,7 +523,7 @@ nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index) bool is_iomem; u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem); - mem = nouveau_bo_mem_index(nvbo, index, mem); + mem += index; if (is_iomem) return ioread32_native((void __force __iomem *)mem); @@ -570,7 +537,7 @@ nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val) bool is_iomem; u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem); - mem = nouveau_bo_mem_index(nvbo, index, mem); + mem += index; if (is_iomem) iowrite32_native(val, (void __force __iomem *)mem); @@ -1496,14 +1463,6 @@ nouveau_ttm_tt_populate(struct ttm_tt *ttm) dev = drm->dev; pdev = device->dev; - /* - * Objects matching this condition have been marked as force_coherent, - * so use the DMA API for them. - */ - if (!nvxx_device(&drm->device)->func->cpu_coherent && - ttm->caching_state == tt_uncached) - return ttm_dma_populate(ttm_dma, dev->dev); - #if IS_ENABLED(CONFIG_AGP) if (drm->agp.bridge) { return ttm_agp_tt_populate(ttm); @@ -1561,16 +1520,6 @@ nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm) dev = drm->dev; pdev = device->dev; - /* - * Objects matching this condition have been marked as force_coherent, - * so use the DMA API for them. - */ - if (!nvxx_device(&drm->device)->func->cpu_coherent && - ttm->caching_state == tt_uncached) { - ttm_dma_unpopulate(ttm_dma, dev->dev); - return; - } - #if IS_ENABLED(CONFIG_AGP) if (drm->agp.bridge) { ttm_agp_tt_unpopulate(ttm); -- 2.8.0