From patchwork Thu Apr 10 10:34:57 2025 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Sascha Hauer X-Patchwork-Id: 14046301 Received: from metis.whiteo.stw.pengutronix.de (metis.whiteo.stw.pengutronix.de [185.203.201.7]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id B7C73281358 for ; Thu, 10 Apr 2025 10:35:32 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=185.203.201.7 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1744281334; cv=none; b=s0VOmL7QvxIfD0l8CgIbJXT39ajz/v+VhgrMOT5zshsxAcEz426tXSBiygz/FOC7QjwRcZ/3c95tQ0Sh0qVER324jhLUO07gdBkfBqrKPiYwk+4S5UiY1fMSsklqj2lSvApIKegjHwFMxDX7UQPazqVFyzUKAQW3VLIdO3Stykg= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1744281334; c=relaxed/simple; bh=9tkjJL0fMWPrvpzj2MReC2OeV1F90iCH3nmqV2Hztj8=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=CTAyyJEGixq+OiqLDI+RuiRW09XhINzthxdiuEt/61+zFXld1/7mI36jmGzNJMqNUl8DDbZtYgUX2bjw2Gz1627DpzEwvpjn7tX57Zs7vAL+0QuLxDs62sJNlGlSVTRgPFnb3hFUYvBpLk6C8C3a5UKuopXhxB59k7ksb+EluVY= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=pengutronix.de; spf=pass smtp.mailfrom=pengutronix.de; arc=none smtp.client-ip=185.203.201.7 Authentication-Results: smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=pengutronix.de Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=pengutronix.de Received: from drehscheibe.grey.stw.pengutronix.de ([2a0a:edc0:0:c01:1d::a2]) by metis.whiteo.stw.pengutronix.de with esmtps (TLS1.3:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1u2pFS-0004gW-AC; Thu, 10 Apr 2025 12:35:06 +0200 Received: from dude02.red.stw.pengutronix.de ([2a0a:edc0:0:1101:1d::28]) by drehscheibe.grey.stw.pengutronix.de with esmtps (TLS1.3) tls TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384 (Exim 4.96) (envelope-from ) id 1u2pFR-004Ftt-2l; Thu, 10 Apr 2025 12:35:05 +0200 Received: from localhost ([::1] helo=dude02.red.stw.pengutronix.de) by dude02.red.stw.pengutronix.de with esmtp (Exim 4.96) (envelope-from ) id 1u2pFR-002dX6-2T; Thu, 10 Apr 2025 12:35:05 +0200 From: Sascha Hauer Date: Thu, 10 Apr 2025 12:34:57 +0200 Subject: [PATCH v3 2/3] dt-bindings: clock: add TI CDCE6214 binding Precedence: bulk X-Mailing-List: linux-clk@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Message-Id: <20250410-clk-cdce6214-v3-2-d73cf9ff3d80@pengutronix.de> References: <20250410-clk-cdce6214-v3-0-d73cf9ff3d80@pengutronix.de> In-Reply-To: <20250410-clk-cdce6214-v3-0-d73cf9ff3d80@pengutronix.de> To: Michael Turquette , Stephen Boyd , Rob Herring , Krzysztof Kozlowski , Conor Dooley Cc: linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, kernel@pengutronix.de, =?utf-8?q?Alvin_=C5=A0i?= =?utf-8?q?praga?= , Sascha Hauer X-Mailer: b4 0.12.3 X-Developer-Signature: v=1; a=ed25519-sha256; t=1744281305; l=5387; i=s.hauer@pengutronix.de; s=20230412; h=from:subject:message-id; bh=9tkjJL0fMWPrvpzj2MReC2OeV1F90iCH3nmqV2Hztj8=; b=p8PLX1aDz/AlTiW68nlZHfLLL5q3gaBuBMucTylY5IPFKSry5RINYZHJ/cpxxtfey8dE22gsl DQrcInuXXqwBzqMTrJiIpfYSizK0XrTSTkq3SM2LXJ69DzzPvw9uKv3 X-Developer-Key: i=s.hauer@pengutronix.de; a=ed25519; pk=4kuc9ocmECiBJKWxYgqyhtZOHj5AWi7+d0n/UjhkwTg= X-SA-Exim-Connect-IP: 2a0a:edc0:0:c01:1d::a2 X-SA-Exim-Mail-From: s.hauer@pengutronix.de X-SA-Exim-Scanned: No (on metis.whiteo.stw.pengutronix.de); SAEximRunCond expanded to false X-PTX-Original-Recipient: linux-clk@vger.kernel.org The CDCE6214 is a Ultra-Low Power Clock Generator With One PLL, Four Differential Outputs, Two Inputs, and Internal EEPROM. This patch adds the device tree binding for this chip. Signed-off-by: Sascha Hauer --- .../devicetree/bindings/clock/ti,cdce6214.yaml | 155 +++++++++++++++++++++ include/dt-bindings/clock/ti,cdce6214.h | 24 ++++ 2 files changed, 179 insertions(+) diff --git a/Documentation/devicetree/bindings/clock/ti,cdce6214.yaml b/Documentation/devicetree/bindings/clock/ti,cdce6214.yaml new file mode 100644 index 0000000000000..12737e67dcf2d --- /dev/null +++ b/Documentation/devicetree/bindings/clock/ti,cdce6214.yaml @@ -0,0 +1,155 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/ti,cdce6214.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: TI CDCE6214 programmable clock generator with PLL + +maintainers: + - Sascha Hauer + +description: + Ultra-Low Power Clock Generator With One PLL, Four Differential Outputs, + Two Inputs, and Internal EEPROM + + https://www.ti.com/product/CDCE6214 + +properties: + compatible: + enum: + - ti,cdce6214 + + reg: + maxItems: 1 + + clocks: + minItems: 1 + maxItems: 2 + + clock-names: + minItems: 1 + maxItems: 1 + items: + enum: [ priref, secref ] + + '#address-cells': + const: 1 + + '#size-cells': + const: 0 + + '#clock-cells': + const: 1 + +patternProperties: + '^clk@[0-1]$': + type: object + description: + optional child node that can be used to specify input pin parameters. The reg + properties match the CDCE6214_CLK_* defines. + + additionalProperties: false + + properties: + reg: + description: + clock input identifier. + minimum: 0 + maximum: 1 + + ti,clkin-fmt: + enum: [ lvcmos, xtal, differential ] + description: + Clock input format. + + ti,xo-cload-femtofarads: + description: + Selects load cap for XO in femto Farad (fF). Up to 9000fF + minimum: 3000 + maximum: 9000 + + ti,xo-bias-current-microamp: + description: + Bias current setting of the XO. + minimum: 0 + maximum: 1758 + + '^clk@[2-9]$': + type: object + description: + optional child node that can be used to specify output pin parameters. The reg + properties match the CDCE6214_CLK_* defines. + + additionalProperties: false + + properties: + reg: + description: + clock output identifier. + minimum: 2 + maximum: 9 + + ti,clkout-fmt: + enum: [ cmos, lvds, lp-hcsl ] + description: + Clock input format. + + ti,cmosn-mode: + enum: [ disabled, high, low ] + description: + CMOSN output mode. + + ti,cmosp-mode: + enum: [ disabled, high, low ] + description: + CMOSP output mode. + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +additionalProperties: false + +examples: + - | + i2c { + #address-cells = <1>; + #size-cells = <0>; + + clock-generator@67 { + compatible = "ti,cdce6214"; + reg = <0x67>; + #address-cells = <1>; + #size-cells = <0>; + #clock-cells = <1>; + clocks = <&clock_ref25m>; + clock-names = "secref"; + + clk@1 { + reg = <1>; // CDCE6214_CLK_SECREF + ti,clkin-fmt = "xtal"; + ti,xo-cload-femtofarads = <4400>; + ti,xo-bias-current-microamp = <295>; + }; + + clk@3 { + reg = <3>; // CDCE6214_CLK_OUT1 + ti,clkout-fmt = "cmos"; + ti,cmosp-mode = "high"; + ti,cmosn-mode = "low"; + }; + + clk@4 { + reg = <4>; // CDCE6214_CLK_OUT2 + ti,clkout-fmt = "lvds"; + }; + + clk@6 { + reg = <6>; // CDCE6214_CLK_OUT4 + ti,clkout-fmt = "lp-hcsl"; + }; + }; + }; diff --git a/include/dt-bindings/clock/ti,cdce6214.h b/include/dt-bindings/clock/ti,cdce6214.h new file mode 100644 index 0000000000000..1b41060896cc3 --- /dev/null +++ b/include/dt-bindings/clock/ti,cdce6214.h @@ -0,0 +1,24 @@ +#ifndef _DT_BINDINGS_CLK_TI_CDCE6214_H +#define _DT_BINDINGS_CLK_TI_CDCE6214_H + +/* + * primary/secondary inputs. Not registered as clocks, but used + * as reg properties for the subnodes specifying the input properties + */ +#define CDCE6214_CLK_PRIREF 0 +#define CDCE6214_CLK_SECREF 1 + +/* + * Clock indices for the clocks provided by the CDCE6214. Also used + * as reg properties for the subnodes specifying the output properties + */ +#define CDCE6214_CLK_OUT0 2 +#define CDCE6214_CLK_OUT1 3 +#define CDCE6214_CLK_OUT2 4 +#define CDCE6214_CLK_OUT3 5 +#define CDCE6214_CLK_OUT4 6 +#define CDCE6214_CLK_PLL 7 +#define CDCE6214_CLK_PSA 8 +#define CDCE6214_CLK_PSB 9 + +#endif /* _DT_BINDINGS_CLK_TI_CDCE6214_H */