Message ID | 20200705165050.2078964-4-git@xen0n.name (mailing list archive) |
---|---|
State | Superseded |
Headers | show |
Series | Refactor FTLBPar exception handling and add GSExc handler | expand |
在 2020/7/6 0:50, WANG Xuerui 写道: > Newer Loongson cores (Loongson-3A R2 and newer) use the > implementation-dependent ExcCode 16 to signal Loongson-specific > exceptions. The extended cause is put in the non-standard CP0.Diag1 > register which is CP0 Register 22 Select 1, called GSCause in Loongson > manuals. Inside is an exception code bitfield called GSExcCode, only > codes 0 to 6 inclusive are documented (so far, in the Loongson 3A3000 > User Manual, Volume 2). > > During experiments, it was found that some undocumented unprivileged > instructions can trigger the also-undocumented GSExcCode 8. Processor > state is not corrupted, but we cannot continue without further knowledge, > and Loongson is not providing that information as of this writing. So we > send SIGILL on seeing this exception code to thwart easy local DoS > attacks. > > Other exception codes are made fatal, partly because of insufficient > knowledge, also partly because they are not as easily reproduced. None > of them are encountered in the wild with upstream kernels so far. > > Some older cores (Loongson-3A1000 and Loongson-3B1500) have ExcCode 16 > too, but the semantic is equivalent to GSExcCode 0. Because the > respective manuals did not mention the CP0.Diag1 register or its read > behavior, these cores are not covered in this patch, as MFC0 from > non-existent CP0 registers is UNDEFINED according to the MIPS > architecture spec. > > Signed-off-by: WANG Xuerui <git@xen0n.name> Reviewed-by: Jiaxun Yang <jiaxun.yang@flygoat.com> It's a shame for Loongson that community needs to do kinda "reverse engineering" to "workaround" a hardware feature. + Some Loonson guys Wish you guys can release necessary documents, or at least give us some explainations on how to get it correct. Don't be NVIDIA! Thanks. > Cc: Huacai Chen <chenhc@lemote.com> > Cc: Jiaxun Yang <jiaxun.yang@flygoat.com> > Cc: Tiezhu Yang <yangtiezhu@loongson.cn> > --- > - Jiaxun
Hi, Xuerui, On Mon, Jul 6, 2020 at 12:52 AM WANG Xuerui <git@xen0n.name> wrote: > > Newer Loongson cores (Loongson-3A R2 and newer) use the > implementation-dependent ExcCode 16 to signal Loongson-specific > exceptions. The extended cause is put in the non-standard CP0.Diag1 > register which is CP0 Register 22 Select 1, called GSCause in Loongson > manuals. Inside is an exception code bitfield called GSExcCode, only > codes 0 to 6 inclusive are documented (so far, in the Loongson 3A3000 > User Manual, Volume 2). > > During experiments, it was found that some undocumented unprivileged > instructions can trigger the also-undocumented GSExcCode 8. Processor > state is not corrupted, but we cannot continue without further knowledge, > and Loongson is not providing that information as of this writing. So we > send SIGILL on seeing this exception code to thwart easy local DoS > attacks. > > Other exception codes are made fatal, partly because of insufficient > knowledge, also partly because they are not as easily reproduced. None > of them are encountered in the wild with upstream kernels so far. > > Some older cores (Loongson-3A1000 and Loongson-3B1500) have ExcCode 16 > too, but the semantic is equivalent to GSExcCode 0. Because the > respective manuals did not mention the CP0.Diag1 register or its read > behavior, these cores are not covered in this patch, as MFC0 from > non-existent CP0 registers is UNDEFINED according to the MIPS > architecture spec. > > Signed-off-by: WANG Xuerui <git@xen0n.name> > Cc: Huacai Chen <chenhc@lemote.com> > Cc: Jiaxun Yang <jiaxun.yang@flygoat.com> > Cc: Tiezhu Yang <yangtiezhu@loongson.cn> > --- > arch/mips/include/asm/cpu-features.h | 6 +++++ > arch/mips/include/asm/cpu.h | 1 + > arch/mips/include/asm/mipsregs.h | 3 +++ > arch/mips/kernel/cpu-probe.c | 5 +++- > arch/mips/kernel/genex.S | 7 ++++++ > arch/mips/kernel/traps.c | 35 ++++++++++++++++++++++++++++ > 6 files changed, 56 insertions(+), 1 deletion(-) > > diff --git a/arch/mips/include/asm/cpu-features.h b/arch/mips/include/asm/cpu-features.h > index 0b1bc7ed913b..1e8794b39759 100644 > --- a/arch/mips/include/asm/cpu-features.h > +++ b/arch/mips/include/asm/cpu-features.h > @@ -572,6 +572,12 @@ > # define cpu_has_ftlbparex __opt(MIPS_CPU_FTLBPAREX) > #endif > > +#if defined(CONFIG_CPU_LOONGSON64) && !defined(cpu_has_gsexcex) > +# define cpu_has_gsexcex __opt(MIPS_CPU_GSEXCEX) > +#elif !defined(cpu_has_gsexcex) > +# define cpu_has_gsexcex 0 > +#endif Why not simply define it like this? #ifndef cpu_has_gsexcex #define cpu_has_gsexcex __opt(MIPS_CPU_GSEXCEX) #endif > + > #ifdef CONFIG_SMP > /* > * Some systems share FTLB RAMs between threads within a core (siblings in > diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h > index 3a4773714b29..1b4a67c84538 100644 > --- a/arch/mips/include/asm/cpu.h > +++ b/arch/mips/include/asm/cpu.h > @@ -426,6 +426,7 @@ enum cpu_type_enum { > #define MIPS_CPU_MM_FULL BIT_ULL(59) /* CPU supports write-through full merge */ > #define MIPS_CPU_MAC_2008_ONLY BIT_ULL(60) /* CPU Only support MAC2008 Fused multiply-add instruction */ > #define MIPS_CPU_FTLBPAREX BIT_ULL(61) /* CPU has FTLB parity exception */ > +#define MIPS_CPU_GSEXCEX BIT_ULL(62) /* CPU has GSExc exception */ > > /* > * CPU ASE encodings > diff --git a/arch/mips/include/asm/mipsregs.h b/arch/mips/include/asm/mipsregs.h > index 513b1a054588..9db89b134959 100644 > --- a/arch/mips/include/asm/mipsregs.h > +++ b/arch/mips/include/asm/mipsregs.h > @@ -474,6 +474,9 @@ > /* Implementation specific trap codes used by MIPS cores */ > #define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */ > > +/* Implementation specific trap codes used by Loongson cores */ > +#define LOONGSON_EXCCODE_GSEXC 16 /* Loongson-specific exception */ > + > /* > * Bits in the coprocessor 0 config register. > */ > diff --git a/arch/mips/kernel/cpu-probe.c b/arch/mips/kernel/cpu-probe.c > index 3404011eb7cf..01d9d5b97f06 100644 > --- a/arch/mips/kernel/cpu-probe.c > +++ b/arch/mips/kernel/cpu-probe.c > @@ -1655,7 +1655,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu) > > c->options = R4K_OPTS | > MIPS_CPU_FPU | MIPS_CPU_LLSC | > - MIPS_CPU_32FPR; > + MIPS_CPU_32FPR | MIPS_CPU_GSEXCEX; > c->tlbsize = 64; > set_cpu_asid_mask(c, MIPS_ENTRYHI_ASID); > c->writecombine = _CACHE_UNCACHED_ACCELERATED; > @@ -2043,6 +2043,9 @@ static inline void cpu_probe_loongson(struct cpuinfo_mips *c, unsigned int cpu) > { > decode_configs(c); > > + /* All Loongson processors covered here define ExcCode 16 as GSExc. */ > + c->options |= MIPS_CPU_GSEXCEX; > + > switch (c->processor_id & PRID_IMP_MASK) { > case PRID_IMP_LOONGSON_64R: /* Loongson-64 Reduced */ > switch (c->processor_id & PRID_REV_MASK) { > diff --git a/arch/mips/kernel/genex.S b/arch/mips/kernel/genex.S > index a1b966f3578e..a7fe30363dda 100644 > --- a/arch/mips/kernel/genex.S > +++ b/arch/mips/kernel/genex.S > @@ -498,6 +498,12 @@ NESTED(nmi_handler, PT_SIZE, sp) > KMODE > .endm > > + .macro __build_clear_gsexc > + MFC0 a1, CP0_DIAGNOSTIC1 You defined MIPS_CPU_GSEXCEX for Loongson-3A1000/Loongson-3B1500, so they will come here, right? But they don't have DIAG1, so the behavior is UNDEFINED, right? > + TRACE_IRQS_ON > + STI > + .endm > + > .macro __BUILD_silent exception > .endm > > @@ -556,6 +562,7 @@ NESTED(nmi_handler, PT_SIZE, sp) > BUILD_HANDLER fpe fpe fpe silent /* #15 */ > #endif > BUILD_HANDLER ftlb ftlb none silent /* #16 */ > + BUILD_HANDLER gsexc gsexc gsexc silent /* #16 */ > BUILD_HANDLER msa msa sti silent /* #21 */ > BUILD_HANDLER mdmx mdmx sti silent /* #22 */ > #ifdef CONFIG_HARDWARE_WATCHPOINTS > diff --git a/arch/mips/kernel/traps.c b/arch/mips/kernel/traps.c > index 25a8a0d441be..fdb51e1f5f84 100644 > --- a/arch/mips/kernel/traps.c > +++ b/arch/mips/kernel/traps.c > @@ -90,6 +90,7 @@ extern asmlinkage void handle_tr(void); > extern asmlinkage void handle_msa_fpe(void); > extern asmlinkage void handle_fpe(void); > extern asmlinkage void handle_ftlb(void); > +extern asmlinkage void handle_gsexc(void); > extern asmlinkage void handle_msa(void); > extern asmlinkage void handle_mdmx(void); > extern asmlinkage void handle_watch(void); > @@ -1900,6 +1901,37 @@ asmlinkage void do_ftlb(void) > cache_parity_error(); > } > > +asmlinkage void do_gsexc(struct pt_regs *regs, u32 diag1) > +{ > + u32 exccode = (diag1 & LOONGSON_DIAG1_EXCCODE) >> > + LOONGSON_DIAG1_EXCCODE_SHIFT; > + enum ctx_state prev_state; > + > + prev_state = exception_enter(); > + > + switch (exccode) { > + case 0x08: > + /* Undocumented exception, will trigger on certain > + * also-undocumented instructions accessible from userspace. > + * Processor state is not otherwise corrupted, but currently > + * we don't know how to proceed. Maybe there is some > + * undocumented control flag to enable the instructions? > + */ > + force_sig(SIGILL); > + break; > + > + default: > + /* None of the other exceptions, documented or not, have > + * further details given; none are encountered in the wild > + * either. Panic in case some of them turn out to be fatal. > + */ > + show_regs(regs); > + panic("Unhandled Loongson exception - GSCause = %08x", diag1); > + } > + > + exception_exit(prev_state); > +} > + > /* > * SDBBP EJTAG debug exception handler. > * We skip the instruction and return to the next instruction. > @@ -2457,6 +2489,9 @@ void __init trap_init(void) > if (cpu_has_ftlbparex) > set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb); > > + if (cpu_has_gsexcex) > + set_except_vector(LOONGSON_EXCCODE_GSEXC, handle_gsexc); > + > if (cpu_has_rixiex) { > set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0); > set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0); > -- > 2.25.1 > Thanks, Huacai
Hi, Sorry for the delayed response, I fell sick for a few days after sending the patch and then $DAY_JOB got busier. Still recovering from a wrecked circadian rhythm but got healthy enough to revise my patches. On 7/6/20 11:12 AM, Huacai Chen wrote: > diff --git a/arch/mips/include/asm/cpu-features.h b/arch/mips/include/asm/cpu-features.h > index 0b1bc7ed913b..1e8794b39759 100644 > --- a/arch/mips/include/asm/cpu-features.h > +++ b/arch/mips/include/asm/cpu-features.h > @@ -572,6 +572,12 @@ > # define cpu_has_ftlbparex __opt(MIPS_CPU_FTLBPAREX) > #endif > > +#if defined(CONFIG_CPU_LOONGSON64) && !defined(cpu_has_gsexcex) > +# define cpu_has_gsexcex __opt(MIPS_CPU_GSEXCEX) > +#elif !defined(cpu_has_gsexcex) > +# define cpu_has_gsexcex 0 > +#endif > Why not simply define it like this? > #ifndef cpu_has_gsexcex > #define cpu_has_gsexcex __opt(MIPS_CPU_GSEXCEX) > #endif This is so that the logic is completely optimized out on non-Loongson platforms. See for example how the cpu_has_msa option above is similarly guarded by CONFIG_CPU_HAS_MSA. >> + >> #ifdef CONFIG_SMP >> /* >> * Some systems share FTLB RAMs between threads within a core (siblings in >> diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h >> index 3a4773714b29..1b4a67c84538 100644 >> --- a/arch/mips/include/asm/cpu.h >> +++ b/arch/mips/include/asm/cpu.h >> @@ -426,6 +426,7 @@ enum cpu_type_enum { >> #define MIPS_CPU_MM_FULL BIT_ULL(59) /* CPU supports write-through full merge */ >> #define MIPS_CPU_MAC_2008_ONLY BIT_ULL(60) /* CPU Only support MAC2008 Fused multiply-add instruction */ >> #define MIPS_CPU_FTLBPAREX BIT_ULL(61) /* CPU has FTLB parity exception */ >> +#define MIPS_CPU_GSEXCEX BIT_ULL(62) /* CPU has GSExc exception */ >> >> /* >> * CPU ASE encodings >> diff --git a/arch/mips/include/asm/mipsregs.h b/arch/mips/include/asm/mipsregs.h >> index 513b1a054588..9db89b134959 100644 >> --- a/arch/mips/include/asm/mipsregs.h >> +++ b/arch/mips/include/asm/mipsregs.h >> @@ -474,6 +474,9 @@ >> /* Implementation specific trap codes used by MIPS cores */ >> #define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */ >> >> +/* Implementation specific trap codes used by Loongson cores */ >> +#define LOONGSON_EXCCODE_GSEXC 16 /* Loongson-specific exception */ >> + >> /* >> * Bits in the coprocessor 0 config register. >> */ >> diff --git a/arch/mips/kernel/cpu-probe.c b/arch/mips/kernel/cpu-probe.c >> index 3404011eb7cf..01d9d5b97f06 100644 >> --- a/arch/mips/kernel/cpu-probe.c >> +++ b/arch/mips/kernel/cpu-probe.c >> @@ -1655,7 +1655,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu) >> >> c->options = R4K_OPTS | >> MIPS_CPU_FPU | MIPS_CPU_LLSC | >> - MIPS_CPU_32FPR; >> + MIPS_CPU_32FPR | MIPS_CPU_GSEXCEX; >> c->tlbsize = 64; >> set_cpu_asid_mask(c, MIPS_ENTRYHI_ASID); >> c->writecombine = _CACHE_UNCACHED_ACCELERATED; >> @@ -2043,6 +2043,9 @@ static inline void cpu_probe_loongson(struct cpuinfo_mips *c, unsigned int cpu) >> { >> decode_configs(c); >> >> + /* All Loongson processors covered here define ExcCode 16 as GSExc. */ >> + c->options |= MIPS_CPU_GSEXCEX; >> + >> switch (c->processor_id & PRID_IMP_MASK) { >> case PRID_IMP_LOONGSON_64R: /* Loongson-64 Reduced */ >> switch (c->processor_id & PRID_REV_MASK) { >> diff --git a/arch/mips/kernel/genex.S b/arch/mips/kernel/genex.S >> index a1b966f3578e..a7fe30363dda 100644 >> --- a/arch/mips/kernel/genex.S >> +++ b/arch/mips/kernel/genex.S >> @@ -498,6 +498,12 @@ NESTED(nmi_handler, PT_SIZE, sp) >> KMODE >> .endm >> >> + .macro __build_clear_gsexc >> + MFC0 a1, CP0_DIAGNOSTIC1 > You defined MIPS_CPU_GSEXCEX for Loongson-3A1000/Loongson-3B1500, so > they will come here, right? But they don't have DIAG1, so the behavior > is UNDEFINED, right? You're right, the addition in cpu_probe_legacy is leftover code that should have been removed. I'll send v2. >> + TRACE_IRQS_ON >> + STI >> + .endm >> + >> .macro __BUILD_silent exception >> .endm >> >> @@ -556,6 +562,7 @@ NESTED(nmi_handler, PT_SIZE, sp) >> BUILD_HANDLER fpe fpe fpe silent /* #15 */ >> #endif >> BUILD_HANDLER ftlb ftlb none silent /* #16 */ >> + BUILD_HANDLER gsexc gsexc gsexc silent /* #16 */ >> BUILD_HANDLER msa msa sti silent /* #21 */ >> BUILD_HANDLER mdmx mdmx sti silent /* #22 */ >> #ifdef CONFIG_HARDWARE_WATCHPOINTS >> diff --git a/arch/mips/kernel/traps.c b/arch/mips/kernel/traps.c >> index 25a8a0d441be..fdb51e1f5f84 100644 >> --- a/arch/mips/kernel/traps.c >> +++ b/arch/mips/kernel/traps.c >> @@ -90,6 +90,7 @@ extern asmlinkage void handle_tr(void); >> extern asmlinkage void handle_msa_fpe(void); >> extern asmlinkage void handle_fpe(void); >> extern asmlinkage void handle_ftlb(void); >> +extern asmlinkage void handle_gsexc(void); >> extern asmlinkage void handle_msa(void); >> extern asmlinkage void handle_mdmx(void); >> extern asmlinkage void handle_watch(void); >> @@ -1900,6 +1901,37 @@ asmlinkage void do_ftlb(void) >> cache_parity_error(); >> } >> >> +asmlinkage void do_gsexc(struct pt_regs *regs, u32 diag1) >> +{ >> + u32 exccode = (diag1 & LOONGSON_DIAG1_EXCCODE) >> >> + LOONGSON_DIAG1_EXCCODE_SHIFT; >> + enum ctx_state prev_state; >> + >> + prev_state = exception_enter(); >> + >> + switch (exccode) { >> + case 0x08: >> + /* Undocumented exception, will trigger on certain >> + * also-undocumented instructions accessible from userspace. >> + * Processor state is not otherwise corrupted, but currently >> + * we don't know how to proceed. Maybe there is some >> + * undocumented control flag to enable the instructions? >> + */ >> + force_sig(SIGILL); >> + break; >> + >> + default: >> + /* None of the other exceptions, documented or not, have >> + * further details given; none are encountered in the wild >> + * either. Panic in case some of them turn out to be fatal. >> + */ >> + show_regs(regs); >> + panic("Unhandled Loongson exception - GSCause = %08x", diag1); >> + } >> + >> + exception_exit(prev_state); >> +} >> + >> /* >> * SDBBP EJTAG debug exception handler. >> * We skip the instruction and return to the next instruction. >> @@ -2457,6 +2489,9 @@ void __init trap_init(void) >> if (cpu_has_ftlbparex) >> set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb); >> >> + if (cpu_has_gsexcex) >> + set_except_vector(LOONGSON_EXCCODE_GSEXC, handle_gsexc); >> + >> if (cpu_has_rixiex) { >> set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0); >> set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0); >> -- >> 2.25.1 >> > Thanks, > Huacai
diff --git a/arch/mips/include/asm/cpu-features.h b/arch/mips/include/asm/cpu-features.h index 0b1bc7ed913b..1e8794b39759 100644 --- a/arch/mips/include/asm/cpu-features.h +++ b/arch/mips/include/asm/cpu-features.h @@ -572,6 +572,12 @@ # define cpu_has_ftlbparex __opt(MIPS_CPU_FTLBPAREX) #endif +#if defined(CONFIG_CPU_LOONGSON64) && !defined(cpu_has_gsexcex) +# define cpu_has_gsexcex __opt(MIPS_CPU_GSEXCEX) +#elif !defined(cpu_has_gsexcex) +# define cpu_has_gsexcex 0 +#endif + #ifdef CONFIG_SMP /* * Some systems share FTLB RAMs between threads within a core (siblings in diff --git a/arch/mips/include/asm/cpu.h b/arch/mips/include/asm/cpu.h index 3a4773714b29..1b4a67c84538 100644 --- a/arch/mips/include/asm/cpu.h +++ b/arch/mips/include/asm/cpu.h @@ -426,6 +426,7 @@ enum cpu_type_enum { #define MIPS_CPU_MM_FULL BIT_ULL(59) /* CPU supports write-through full merge */ #define MIPS_CPU_MAC_2008_ONLY BIT_ULL(60) /* CPU Only support MAC2008 Fused multiply-add instruction */ #define MIPS_CPU_FTLBPAREX BIT_ULL(61) /* CPU has FTLB parity exception */ +#define MIPS_CPU_GSEXCEX BIT_ULL(62) /* CPU has GSExc exception */ /* * CPU ASE encodings diff --git a/arch/mips/include/asm/mipsregs.h b/arch/mips/include/asm/mipsregs.h index 513b1a054588..9db89b134959 100644 --- a/arch/mips/include/asm/mipsregs.h +++ b/arch/mips/include/asm/mipsregs.h @@ -474,6 +474,9 @@ /* Implementation specific trap codes used by MIPS cores */ #define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */ +/* Implementation specific trap codes used by Loongson cores */ +#define LOONGSON_EXCCODE_GSEXC 16 /* Loongson-specific exception */ + /* * Bits in the coprocessor 0 config register. */ diff --git a/arch/mips/kernel/cpu-probe.c b/arch/mips/kernel/cpu-probe.c index 3404011eb7cf..01d9d5b97f06 100644 --- a/arch/mips/kernel/cpu-probe.c +++ b/arch/mips/kernel/cpu-probe.c @@ -1655,7 +1655,7 @@ static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu) c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC | - MIPS_CPU_32FPR; + MIPS_CPU_32FPR | MIPS_CPU_GSEXCEX; c->tlbsize = 64; set_cpu_asid_mask(c, MIPS_ENTRYHI_ASID); c->writecombine = _CACHE_UNCACHED_ACCELERATED; @@ -2043,6 +2043,9 @@ static inline void cpu_probe_loongson(struct cpuinfo_mips *c, unsigned int cpu) { decode_configs(c); + /* All Loongson processors covered here define ExcCode 16 as GSExc. */ + c->options |= MIPS_CPU_GSEXCEX; + switch (c->processor_id & PRID_IMP_MASK) { case PRID_IMP_LOONGSON_64R: /* Loongson-64 Reduced */ switch (c->processor_id & PRID_REV_MASK) { diff --git a/arch/mips/kernel/genex.S b/arch/mips/kernel/genex.S index a1b966f3578e..a7fe30363dda 100644 --- a/arch/mips/kernel/genex.S +++ b/arch/mips/kernel/genex.S @@ -498,6 +498,12 @@ NESTED(nmi_handler, PT_SIZE, sp) KMODE .endm + .macro __build_clear_gsexc + MFC0 a1, CP0_DIAGNOSTIC1 + TRACE_IRQS_ON + STI + .endm + .macro __BUILD_silent exception .endm @@ -556,6 +562,7 @@ NESTED(nmi_handler, PT_SIZE, sp) BUILD_HANDLER fpe fpe fpe silent /* #15 */ #endif BUILD_HANDLER ftlb ftlb none silent /* #16 */ + BUILD_HANDLER gsexc gsexc gsexc silent /* #16 */ BUILD_HANDLER msa msa sti silent /* #21 */ BUILD_HANDLER mdmx mdmx sti silent /* #22 */ #ifdef CONFIG_HARDWARE_WATCHPOINTS diff --git a/arch/mips/kernel/traps.c b/arch/mips/kernel/traps.c index 25a8a0d441be..fdb51e1f5f84 100644 --- a/arch/mips/kernel/traps.c +++ b/arch/mips/kernel/traps.c @@ -90,6 +90,7 @@ extern asmlinkage void handle_tr(void); extern asmlinkage void handle_msa_fpe(void); extern asmlinkage void handle_fpe(void); extern asmlinkage void handle_ftlb(void); +extern asmlinkage void handle_gsexc(void); extern asmlinkage void handle_msa(void); extern asmlinkage void handle_mdmx(void); extern asmlinkage void handle_watch(void); @@ -1900,6 +1901,37 @@ asmlinkage void do_ftlb(void) cache_parity_error(); } +asmlinkage void do_gsexc(struct pt_regs *regs, u32 diag1) +{ + u32 exccode = (diag1 & LOONGSON_DIAG1_EXCCODE) >> + LOONGSON_DIAG1_EXCCODE_SHIFT; + enum ctx_state prev_state; + + prev_state = exception_enter(); + + switch (exccode) { + case 0x08: + /* Undocumented exception, will trigger on certain + * also-undocumented instructions accessible from userspace. + * Processor state is not otherwise corrupted, but currently + * we don't know how to proceed. Maybe there is some + * undocumented control flag to enable the instructions? + */ + force_sig(SIGILL); + break; + + default: + /* None of the other exceptions, documented or not, have + * further details given; none are encountered in the wild + * either. Panic in case some of them turn out to be fatal. + */ + show_regs(regs); + panic("Unhandled Loongson exception - GSCause = %08x", diag1); + } + + exception_exit(prev_state); +} + /* * SDBBP EJTAG debug exception handler. * We skip the instruction and return to the next instruction. @@ -2457,6 +2489,9 @@ void __init trap_init(void) if (cpu_has_ftlbparex) set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb); + if (cpu_has_gsexcex) + set_except_vector(LOONGSON_EXCCODE_GSEXC, handle_gsexc); + if (cpu_has_rixiex) { set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0); set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
Newer Loongson cores (Loongson-3A R2 and newer) use the implementation-dependent ExcCode 16 to signal Loongson-specific exceptions. The extended cause is put in the non-standard CP0.Diag1 register which is CP0 Register 22 Select 1, called GSCause in Loongson manuals. Inside is an exception code bitfield called GSExcCode, only codes 0 to 6 inclusive are documented (so far, in the Loongson 3A3000 User Manual, Volume 2). During experiments, it was found that some undocumented unprivileged instructions can trigger the also-undocumented GSExcCode 8. Processor state is not corrupted, but we cannot continue without further knowledge, and Loongson is not providing that information as of this writing. So we send SIGILL on seeing this exception code to thwart easy local DoS attacks. Other exception codes are made fatal, partly because of insufficient knowledge, also partly because they are not as easily reproduced. None of them are encountered in the wild with upstream kernels so far. Some older cores (Loongson-3A1000 and Loongson-3B1500) have ExcCode 16 too, but the semantic is equivalent to GSExcCode 0. Because the respective manuals did not mention the CP0.Diag1 register or its read behavior, these cores are not covered in this patch, as MFC0 from non-existent CP0 registers is UNDEFINED according to the MIPS architecture spec. Signed-off-by: WANG Xuerui <git@xen0n.name> Cc: Huacai Chen <chenhc@lemote.com> Cc: Jiaxun Yang <jiaxun.yang@flygoat.com> Cc: Tiezhu Yang <yangtiezhu@loongson.cn> --- arch/mips/include/asm/cpu-features.h | 6 +++++ arch/mips/include/asm/cpu.h | 1 + arch/mips/include/asm/mipsregs.h | 3 +++ arch/mips/kernel/cpu-probe.c | 5 +++- arch/mips/kernel/genex.S | 7 ++++++ arch/mips/kernel/traps.c | 35 ++++++++++++++++++++++++++++ 6 files changed, 56 insertions(+), 1 deletion(-)