From patchwork Wed Jun 14 07:25:48 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Linus Walleij X-Patchwork-Id: 13279641 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from kanga.kvack.org (kanga.kvack.org [205.233.56.17]) by smtp.lore.kernel.org (Postfix) with ESMTP id 43B67EB64DA for ; Wed, 14 Jun 2023 07:25:57 +0000 (UTC) Received: by kanga.kvack.org (Postfix) id 905238E0003; Wed, 14 Jun 2023 03:25:56 -0400 (EDT) Received: by kanga.kvack.org (Postfix, from userid 40) id 8B4C48E0002; Wed, 14 Jun 2023 03:25:56 -0400 (EDT) X-Delivered-To: int-list-linux-mm@kvack.org Received: by kanga.kvack.org (Postfix, from userid 63042) id 7A4308E0003; Wed, 14 Jun 2023 03:25:56 -0400 (EDT) X-Delivered-To: linux-mm@kvack.org Received: from relay.hostedemail.com (smtprelay0016.hostedemail.com [216.40.44.16]) by kanga.kvack.org (Postfix) with ESMTP id 6C7D78E0002 for ; Wed, 14 Jun 2023 03:25:56 -0400 (EDT) Received: from smtpin16.hostedemail.com (a10.router.float.18 [10.200.18.1]) by unirelay06.hostedemail.com (Postfix) with ESMTP id 35B25AFFAF for ; Wed, 14 Jun 2023 07:25:56 +0000 (UTC) X-FDA: 80900519112.16.0D9A3B3 Received: from mail-lj1-f177.google.com (mail-lj1-f177.google.com [209.85.208.177]) by imf13.hostedemail.com (Postfix) with ESMTP id D85F520022 for ; Wed, 14 Jun 2023 07:25:52 +0000 (UTC) Authentication-Results: imf13.hostedemail.com; dkim=pass header.d=linaro.org header.s=google header.b=soLiHRsR; spf=pass (imf13.hostedemail.com: domain of linus.walleij@linaro.org designates 209.85.208.177 as permitted sender) smtp.mailfrom=linus.walleij@linaro.org; dmarc=pass (policy=none) header.from=linaro.org ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=hostedemail.com; s=arc-20220608; t=1686727553; h=from:from:sender:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-transfer-encoding:content-transfer-encoding: in-reply-to:references:dkim-signature; bh=fVgNzRD+Wae7kzaHXlPHfHd3wrtjqKMQNsjL35pHUpY=; b=765RCCHe4R19gLT49XFNeoxB4ExZjOjnqK2tO2leCdUKowntTUt+Ka9u1aF1YqoUbBSLJz oe4dA4s6GhsreA+WEO3zLLp/0yfFBODmB0uvo1XEzUvxSenFObWoiN3tIVrivyrR1YxsnQ aYt3eHJwvdz7C38ZvQxOqEzj1YFZc1s= ARC-Authentication-Results: i=1; imf13.hostedemail.com; dkim=pass header.d=linaro.org header.s=google header.b=soLiHRsR; spf=pass (imf13.hostedemail.com: domain of linus.walleij@linaro.org designates 209.85.208.177 as permitted sender) smtp.mailfrom=linus.walleij@linaro.org; dmarc=pass (policy=none) header.from=linaro.org ARC-Seal: i=1; s=arc-20220608; d=hostedemail.com; t=1686727553; a=rsa-sha256; cv=none; b=TXdDDz3PDR/XZwFUvb01+frDPKd6IIGp4tobUNR2HhcYxGn1SZqVdRTxgJfRc1IfMI1t+V qNBkKc4OM8jHYwt25oyUdSc3eycvRtMKApJ5XXGmfmfrPmslZfbL0pR/cnPKEwNlKnSm7v nJTXNS5YbxtNMDP2WRmDnmsC3TwDtGg= Received: by mail-lj1-f177.google.com with SMTP id 38308e7fff4ca-2b1b3836392so4593971fa.0 for ; Wed, 14 Jun 2023 00:25:52 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1686727551; x=1689319551; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:from:to:cc:subject:date:message-id:reply-to; bh=fVgNzRD+Wae7kzaHXlPHfHd3wrtjqKMQNsjL35pHUpY=; b=soLiHRsRKz9cmp2V4JoPOYr7AswoeIcWimEOCaX4SmVsN09q3gveNtkVpIoJFGQ6G9 CVU5PxySyDogZwLAJ7iVLyKogFt3WaGShVI1pQFeZ112FJxjwm9QKRNGiljZf9VQbg0q nfY4DedKKNwtVsFGUz1W/wzDX3g7/AIMTxUVhmqPgrpnvuo4MpaOyrSm8atuJ+5MBPAc i7RUBqpC8fzPPdYi4GEqoJm43RvXvxX55jLbTH3n+SkeU0WE2uV0ehAvHnv3qo345Zvr EzEA46LZqqtiKfKUZqmV6rFOqdh8ciOcWPFv7E5uGalYAQ9BHtWYfkIRnsr+utGkkh7Y IsDA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1686727551; x=1689319551; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=fVgNzRD+Wae7kzaHXlPHfHd3wrtjqKMQNsjL35pHUpY=; b=GcY+STJdDjSVUKjyKpvfdtGtKnNBnM1iXK51V2x823o9LWLbFECbpmH0pbvEMDmBqf RnLThnVucC+XY8x5VzylYn39bySTEYe5xc6IWA2w5dlJWbv9NvyYp1wa3Emqh0eFIBYA PQatGR0olkd07aq70w4e/6/doPtpdqkY682/HSD8MhTJXzOO9gpoyEmK4/osPSGoWDPr BHDXkT8TYJKM4e+0SA78SPyJE6JyTA3pTRxo2d7xr3NXeGnO2FYNd8dtSRQVZ1hdjSZ5 B4HfGLVq/pKSr604gW2aIGQyu8z4uSrJ7jroLkz3M4/AXHd9IexylFYSaspdeDyAW4tI qB8Q== X-Gm-Message-State: AC+VfDxPBsJ86KoubQajRtLzjeMxRSEQxPUC1ktJhS19w5oi2LkojtJg x5lYnL7GUjctghrt0ohmv0O11Q== X-Google-Smtp-Source: ACHHUZ6SWTsMwMrHMIsQugjNmhXlprIQfVbdR4fp32iQG3fBUi3U7FXbKVDQyvQaxzf3D/pevf4/yw== X-Received: by 2002:a05:651c:8c:b0:2b2:10e2:af1d with SMTP id 12-20020a05651c008c00b002b210e2af1dmr5519026ljq.10.1686727550614; Wed, 14 Jun 2023 00:25:50 -0700 (PDT) Received: from Fecusia.lan (c-05d8225c.014-348-6c756e10.bbcust.telenor.se. [92.34.216.5]) by smtp.gmail.com with ESMTPSA id x20-20020a2e9dd4000000b002b21089f747sm2454966ljj.89.2023.06.14.00.25.49 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 14 Jun 2023 00:25:50 -0700 (PDT) From: Linus Walleij To: Andrew Morton , Jonathan Corbet Cc: linux-mm@kvack.org, linux-doc@vger.kernel.org, Linus Walleij , Matthew Wilcox , Randy Dunlap , Mike Rapoport , Jonathan Cameron , Bagas Sanjaya Subject: [PATCH v5] Documentation/mm: Initial page table documentation Date: Wed, 14 Jun 2023 09:25:48 +0200 Message-Id: <20230614072548.996940-1-linus.walleij@linaro.org> X-Mailer: git-send-email 2.40.1 MIME-Version: 1.0 X-Rspamd-Queue-Id: D85F520022 X-Rspam-User: X-Stat-Signature: qsqabc4mwjqyoyjtukd9yiduodne75u4 X-Rspamd-Server: rspam01 X-HE-Tag: 1686727552-580569 X-HE-Meta: U2FsdGVkX1+nFvmfx4h07h0+J5wUOGaLopZGOOGodvlMmgvcxnq1ElMZAMD1sEa+2132yfnpeNwep10sxzSJyMbNnG++aAaIb8f28iCWgDxnLooOB06dNEXbIrj6FeiU12fgo+CAUIZIgC69VV3h7vHHj21q+f8g/XCDnJksvJZXXpEyd8vVY6VBWHNu1tKLPWlTcDbP0QHg9zCsRRqT5MW2sGFlcB853YYKk3PTYntKzIMtIRd8lzwNUCfNydsD8fdTRxYXgnzeuFI1pOSHEMUXvJg3lkMuw5HdYtPifHucyzWxHJJ6kElIKGZiKL7ODJ6zocXSG+ll4woKU9F6yAAPfF7JdsOCZ9SS5I3otZwnAX9jyhobsikFkNmowSwK36WxWsdxVcL9STARCaQnI+y1RSBPi0cJZFVi79o/gRd6Apn0cL5xX5aO4HxWo9WyR0UiVla+4nu/BU8LcJRjckgGl3xCwdmy+8SZuAnYSYKTw6i8y3V48HCQGq/yd8vhkwfSbEXYOnIgAn7bvOGaCP0rWRy9+4JGcnxWJk2aFs5tMkqYZ7eTreH+7IhBlMhmHERKVSRSgH4mXAufbht8nwcMgKftZ5qHV3OvvepyGudZuCksTCQr5aa+geIWR4QV9Ci1oVqzhlmxZl7SRcrJ+T1b3O5vwB91/sf+l6ye2KZ1b1G8kwHvZF4WIk78uYyDrgNKdVYAqsChtC5YwdmKhCX3tiIrTni8wZ6KENC3veKdeSiz7HUhpsOoSgYi5jWYHIeyXDv3/53kHZt2auqxSZelhQIpMvZvLhjw+oUK77NUT+uhCn4ATMY9Yl69J6/ZNSvr6WLPJsy0tysZRCgiNoLWYROb+YviJejmv07NuXJ6HHIQlk5OMfepSpYo5qy+nm9Ji2cBdOM2BUFmlxvBay6SXx6UOdZFBdXWiQlQ2nwCG1hgQu9jaCdIOBQ3jPClq3Os3f1W8QzUu+Lm3ES ggK6iLmK IiXUax3OSbxsIvvdZQ5AMpxe8osdsR7itBJJTsFodX/Hp8CD9QzN9c5lL4YiAgjDe22iuYTYWnswEf4yH3Q9qbZhzW7cs9kTXYKrHlYCXhVkiopeF4NGeyNQNvPK/1Mb0geG5VKBr+sHyjmTlUEbxDGtTWJmZl/AmW4lSx0z+qO8bWyQRvbFUyhg5ZuJmAZPCP1BXcLZmj0KmHEXji/sUucsxaysMxGRMCNoKm1aJEf/GNmhScVseTkeV8ibsLy8WiNkEPPnzW15B6z6lLuPGDQDrGJGvUoJJo5FpdkJaXLIXKv9qOTDS5ejfMGfEStrcnl2iYidwmjRcM1rRx1xtzSPcBlpeXfxpQ+psdBhw00XUBywFujDjqcq/JIkeh42KBHSuR2K/fQQkce4esEVc2BSYudiCqPJwfAk/IKxdYTSd/CboJeFdEZ/qMsUceRPT9GKjgZL46XowmjpAtuItKN/Q498qhgouMGuQG5gyQYZxtAU9oYqM0mFzbA== X-Bogosity: Ham, tests=bogofilter, spamicity=0.000000, version=1.2.4 Sender: owner-linux-mm@kvack.org Precedence: bulk X-Loop: owner-majordomo@kvack.org List-ID: This is based on an earlier blog post at people.kernel.org, it describes the concepts about page tables that were hardest for me to grasp when dealing with them for the first time, such as the prevalent three-letter acronyms pfn, pgd, p4d, pud, pmd and pte. I don't know if this is what people want, but it's what I would have wanted. The wording, introduction, choice of initial subjects and choice of style is mine. I discussed at one point with Mike Rapoport to bring this into the kernel documentation, so here is a small proposal. The current form is augmented in response to feedback from Mike Rapoport, Matthew Wilcox, Jonathan Cameron, Kuan-Ying Lee, Randy Dunlap and Bagas Sanjaya. Cc: Matthew Wilcox Cc: Randy Dunlap Reviewed-by: Mike Rapoport Reviewed-by: Jonathan Cameron Reviewed-by: Bagas Sanjaya Link: https://people.kernel.org/linusw/arm32-page-tables Signed-off-by: Linus Walleij --- ChangeLog v4->v5: - Drop the word "target" from the paragraph about virtual addresses as pointed out by Matthew Wilcox. - Drop "program counter" mention in paragraph about physical and virtual addresses as pointed out by Matthew Wilcox. - Update the changelog below to reflect who provided which feedback so everybode can see that their feedback is being taken into account. - Collect Mike Rapoports Review tag. ChangeLog v3->v4: - Singularis to pluralis fix pointed out by Jonathan Cameron - Reword the origin story about hierarchical page tables a bit inspired by the input from Mike Rapoport. ChangeLog v2->v3: - Fix the page size example, also have examples for both 4K and 16K pages since people will confront these in response to feedback from Kuan-Ying Lee. - Add a section explaining a bit why we have hierarchical page tables at all. ChangeLog v1->v2: - Fixed speling mistakes - Copyedit the paragraph on page frame numbers in response to feedback from Matthew Wilcox. - Reverse the arrows in the page table hierarchy illustration in response to feedback from Matthew Wilcox. - Reverse the order of description of the page hierarchy levels in response to feedback from Matthew Wilcox. - Create a new section for folding - Emphasize that architectures should try to be page hierarchy neutral in response to feedback from Mike Rapoport. - Trying to better describe the fact that the lowest page table PTE is called like that for historical reasons, in response to sevaral comments on earlier blog posts on the subject. --- Documentation/mm/page_tables.rst | 149 +++++++++++++++++++++++++++++++ 1 file changed, 149 insertions(+) diff --git a/Documentation/mm/page_tables.rst b/Documentation/mm/page_tables.rst index 96939571d7bc..7840c1891751 100644 --- a/Documentation/mm/page_tables.rst +++ b/Documentation/mm/page_tables.rst @@ -3,3 +3,152 @@ =========== Page Tables =========== + +Paged virtual memory was invented along with virtual memory as a concept in +1962 on the Ferranti Atlas Computer which was the first computer with paged +virtual memory. The feature migrated to newer computers and became a de facto +feature of all Unix-like systems as time went by. In 1985 the feature was +included in the Intel 80386, which was the CPU Linux 1.0 was developed on. + +Page tables map virtual addresses as seen by the CPU into physical addresses +as seen on the external memory bus. + +Linux defines page tables as a hierarchy which is currently five levels in +height. The architecture code for each supported architecture will then +map this to the restrictions of the hardware. + +The physical address corresponding to the virtual address is often referenced +by the underlying physical page frame. The **page frame number** or **pfn** +is the physical address of the page (as seen on the external memory bus) +divided by `PAGE_SIZE`. + +Physical memory address 0 will be *pfn 0* and the highest pfn will be +the last page of physical memory the external address bus of the CPU can +address. + +With a page granularity of 4KB and a address range of 32 bits, pfn 0 is at +address 0x00000000, pfn 1 is at address 0x00001000, pfn 2 is at 0x00002000 +and so on until we reach pfn 0xfffff at 0xfffff000. With 16KB pages pfs are +at 0x00004000, 0x00008000 ... 0xffffc000 and pfn goes from 0 to 0x3fffff. + +As you can see, with 4KB pages the page base address uses bits 12-31 of the +address, and this is why `PAGE_SHIFT` in this case is defined as 12 and +`PAGE_SIZE` is usually defined in terms of the page shift as `(1 << PAGE_SHIFT)` + +Over time a deeper hierarchy has been developed in response to increasing memory +sizes. When Linux was created, 4KB pages and a single page table called +`swapper_pg_dir` with 1024 entries was used, covering 4MB which coincided with +the fact that Torvald's first computer had 4MB of physical memory. Entries in +this single table were referred to as *PTE*:s - page table entries. + +The software page table hierarchy reflects the fact that page table hardware has +become hierarchical and that in turn is done to save page table memory and +speed up mapping. + +One could of course imagine a single, linear page table with enormous amounts +of entries, breaking down the whole memory into single pages. Such a page table +would be very sparse, because large portions of the virtual memory usually +remains unused. By using hierarchical page tables large holes in the virtual +address space does not waste valuable page table memory, because it will suffice +to mark large areas as unmapped at a higher level in the page table hierarchy. + +Additionally, on modern CPUs, a higher level page table entry can point directly +to a physical memory range, which allows mapping a contiguous range of several +megabytes or even gigabytes in a single high-level page table entry, taking +shortcuts in mapping virtual memory to physical memory: there is no need to +traverse deeper in the hierarchy when you find a large mapped range like this. + +The page table hierarchy has now developed into this:: + + +-----+ + | PGD | + +-----+ + | + | +-----+ + +-->| P4D | + +-----+ + | + | +-----+ + +-->| PUD | + +-----+ + | + | +-----+ + +-->| PMD | + +-----+ + | + | +-----+ + +-->| PTE | + +-----+ + + +Symbols on the different levels of the page table hierarchy have the following +meaning beginning from the bottom: + +- **pte**, `pte_t`, `pteval_t` = **Page Table Entry** - mentioned earlier. + The *pte* is an array of `PTRS_PER_PTE` elements of the `pteval_t` type, each + mapping a single page of virtual memory to a single page of physical memory. + The architecture defines the size and contents of `pteval_t`. + + A typical example is that the `pteval_t` is a 32- or 64-bit value with the + upper bits being a **pfn** (page frame number), and the lower bits being some + architecture-specific bits such as memory protection. + + The **entry** part of the name is a bit confusing because while in Linux 1.0 + this did refer to a single page table entry in the single top level page + table, it was retrofitted to be an array of mapping elements when two-level + page tables were first introduced, so the *pte* is the lowermost page + *table*, not a page table *entry*. + +- **pmd**, `pmd_t`, `pmdval_t` = **Page Middle Directory**, the hierarchy right + above the *pte*, with `PTRS_PER_PMD` references to the *pte*:s. + +- **pud**, `pud_t`, `pudval_t` = **Page Upper Directory** was introduced after + the other levels to handle 4-level page tables. It is potentially unused, + or *folded* as we will discuss later. + +- **p4d**, `p4d_t`, `p4dval_t` = **Page Level 4 Directory** was introduced to + handle 5-level page tables after the *pud* was introduced. Now it was clear + that we needed to replace *pgd*, *pmd*, *pud* etc with a figure indicating the + directory level and that we cannot go on with ad hoc names any more. This + is only used on systems which actually have 5 levels of page tables, otherwise + it is folded. + +- **pgd**, `pgd_t`, `pgdval_t` = **Page Global Directory** - the Linux kernel + main page table handling the PGD for the kernel memory is still found in + `swapper_pg_dir`, but each userspace process in the system also has its own + memory context and thus its own *pgd*, found in `struct mm_struct` which + in turn is referenced to in each `struct task_struct`. So tasks have memory + context in the form of a `struct mm_struct` and this in turn has a + `struct pgt_t *pgd` pointer to the corresponding page global directory. + +To repeat: each level in the page table hierarchy is a *array of pointers*, so +the **pgd** contains `PTRS_PER_PGD` pointers to the next level below, **p4d** +contains `PTRS_PER_P4D` pointers to **pud** items and so on. The number of +pointers on each level is architecture-defined.:: + + PMD + --> +-----+ PTE + | ptr |-------> +-----+ + | ptr |- | ptr |-------> PAGE + | ptr | \ | ptr | + | ptr | \ ... + | ... | \ + | ptr | \ PTE + +-----+ +----> +-----+ + | ptr |-------> PAGE + | ptr | + ... + + +Page Table Folding +================== + +If the architecture does not use all the page table levels, they can be *folded* +which means skipped, and all operations performed on page tables will be +compile-time augmented to just skip a level when accessing the next lower +level. + +Page table handling code that wishes to be architecture-neutral, such as the +virtual memory manager, will need to be written so that it traverses all of the +currently five levels. This style should also be preferred for +architecture-specific code, so as to be robust to future changes.