From patchwork Wed Sep 10 23:20:19 2014 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Tanmay Inamdar X-Patchwork-Id: 4881231 X-Patchwork-Delegate: bhelgaas@google.com Return-Path: X-Original-To: patchwork-linux-pci@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork2.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.19.201]) by patchwork2.web.kernel.org (Postfix) with ESMTP id 0BDE6C0338 for ; Wed, 10 Sep 2014 23:20:34 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id 31E31201BC for ; Wed, 10 Sep 2014 23:20:33 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.kernel.org (Postfix) with ESMTP id 555932017A for ; Wed, 10 Sep 2014 23:20:32 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753485AbaIJXUF (ORCPT ); Wed, 10 Sep 2014 19:20:05 -0400 Received: from exprod5og121.obsmtp.com ([64.18.0.139]:34774 "HELO exprod5og121.obsmtp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with SMTP id S1752902AbaIJXTL (ORCPT ); Wed, 10 Sep 2014 19:19:11 -0400 Received: from mail-pa0-f43.google.com ([209.85.220.43]) (using TLSv1) by exprod5ob121.postini.com ([64.18.4.12]) with SMTP ID DSNKVBDcbgPeWXZYveHcqDtC86G+CaxF/70i@postini.com; Wed, 10 Sep 2014 16:19:10 PDT Received: by mail-pa0-f43.google.com with SMTP id fa1so7923122pad.16 for ; Wed, 10 Sep 2014 16:19:10 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20130820; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=ZddbfuopI4vfjPk24+dBATF2xwq5Hu2Ub/8xbbn7xnM=; b=e+WCUHX633EjlBo2qCSfPHaL7eVTiir0aB9ob5pTlPMvMLLsIuTpbXHUw97UQPD3Kh yk5ACOypUJedy6gr+QvdKRQxtq4TrDJVHtqXWNizsOm6bwbwqYGVq4BmBQ4ZS881DTGB tOLOCpXkfpqqJlnG1FyCaQSx5gtkyL98UjgARVGHzcSLvI81oO39XeNJUiXXpKnKxniQ 21zTeAn5vNFw4sFqHXB4fLP+IFw+i82WIlfytMxhS0TGL++beNC8oYyCGYIs+nVAb3Di sCe7SEBuhSKHkmPKNjR5DZkfpJasgOK7SDYPFUB81mz/HlwpdImD5tMvgMUTU3ztbdoT qUXQ== X-Gm-Message-State: ALoCoQkLR9BbScRsVELE4QkI+ndWztvnLS+on76o94+1KId0ustycebqhc1W9dZYHPWDjR/JUwg1M+jY9FZ2x5+RPOIj1t4AATCwqkdIDM+Spw9I5ecgEjO6j7wzEzEtG0ywPV74cU6oiGIeCdM/I6YM0LjwWrwXag== X-Received: by 10.68.253.34 with SMTP id zx2mr7640328pbc.152.1410391150149; Wed, 10 Sep 2014 16:19:10 -0700 (PDT) X-Received: by 10.68.253.34 with SMTP id zx2mr7640302pbc.152.1410391149939; Wed, 10 Sep 2014 16:19:09 -0700 (PDT) Received: from svdclab-13-11.amcc.com (67-207-112-226.static.wiline.com. [67.207.112.226]) by mx.google.com with ESMTPSA id ks2sm6792277pdb.24.2014.09.10.16.19.08 for (version=TLSv1.2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Wed, 10 Sep 2014 16:19:09 -0700 (PDT) From: Tanmay Inamdar To: Bjorn Helgaas , Arnd Bergmann , Jason Gunthorpe , Grant Likely , Rob Herring , Catalin Marinas , Rob Landley , Liviu Dudau Cc: linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, patches@apm.com, jcm@redhat.com, Tanmay Inamdar Subject: [PATCH v7 3/4] dt-bindings: pci: xgene pcie device tree bindings Date: Wed, 10 Sep 2014 16:20:19 -0700 Message-Id: <1410391220-4866-4-git-send-email-tinamdar@apm.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1410391220-4866-1-git-send-email-tinamdar@apm.com> References: <1410391220-4866-1-git-send-email-tinamdar@apm.com> Sender: linux-pci-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-pci@vger.kernel.org X-Spam-Status: No, score=-9.4 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_HI, RP_MATCHES_RCVD, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP This patch adds the bindings for X-Gene PCIe driver. The driver resides under 'drivers/pci/host/pci-xgene.c' file. Signed-off-by: Tanmay Inamdar --- .../devicetree/bindings/pci/xgene-pci.txt | 55 ++++++++++++++++++++++ 1 file changed, 55 insertions(+) create mode 100644 Documentation/devicetree/bindings/pci/xgene-pci.txt diff --git a/Documentation/devicetree/bindings/pci/xgene-pci.txt b/Documentation/devicetree/bindings/pci/xgene-pci.txt new file mode 100644 index 0000000..683a253 --- /dev/null +++ b/Documentation/devicetree/bindings/pci/xgene-pci.txt @@ -0,0 +1,55 @@ +* AppliedMicro X-Gene PCIe interface + +Required properties: +- device_type: set to "pci" +- compatible: should contain "apm,xgene-pcie" to identify the core. +- reg: A list of physical base address and length for each set of controller + registers. Must contain an entry for each entry in the reg-names + property. +- reg-names: Must include the following entries: + "csr": controller configuration registers. + "cfg": pcie configuration space registers. +- #address-cells: set to <3> +- #size-cells: set to <2> +- ranges: ranges for the outbound memory, I/O regions. +- dma-ranges: ranges for the inbound memory regions. +- #interrupt-cells: set to <1> +- interrupt-map-mask and interrupt-map: standard PCI properties + to define the mapping of the PCIe interface to interrupt + numbers. +- clocks: from common clock binding: handle to pci clock. + +Optional properties: +- status: Either "ok" or "disabled". + +Example: + +SoC specific DT Entry: + + pcie0: pcie@1f2b0000 { + status = "disabled"; + device_type = "pci"; + compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie"; + #interrupt-cells = <1>; + #size-cells = <2>; + #address-cells = <3>; + reg = < 0x00 0x1f2b0000 0x0 0x00010000 /* Controller registers */ + 0xe0 0xd0000000 0x0 0x00040000>; /* PCI config space */ + reg-names = "csr", "cfg"; + ranges = <0x01000000 0x00 0x00000000 0xe0 0x10000000 0x00 0x00010000 /* io */ + 0x02000000 0x00 0x80000000 0xe1 0x80000000 0x00 0x80000000>; /* mem */ + dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000 + 0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>; + interrupt-map-mask = <0x0 0x0 0x0 0x7>; + interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xc2 0x1 + 0x0 0x0 0x0 0x2 &gic 0x0 0xc3 0x1 + 0x0 0x0 0x0 0x3 &gic 0x0 0xc4 0x1 + 0x0 0x0 0x0 0x4 &gic 0x0 0xc5 0x1>; + clocks = <&pcie0clk 0>; + }; + + +Board specific DT Entry: + &pcie0 { + status = "ok"; + };