From patchwork Wed Feb 10 05:02:27 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Damien Le Moal X-Patchwork-Id: 12079839 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-17.3 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER, INCLUDES_PATCH,MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED, USER_AGENT_GIT autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 1FDE3C433E6 for ; Wed, 10 Feb 2021 05:03:26 +0000 (UTC) Received: from merlin.infradead.org (merlin.infradead.org [205.233.59.134]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id D09D764DA5 for ; Wed, 10 Feb 2021 05:03:25 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org D09D764DA5 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=wdc.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=linux-riscv-bounces+linux-riscv=archiver.kernel.org@lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=merlin.20170209; h=Sender:Content-Transfer-Encoding: Content-Type:Cc:List-Subscribe:List-Help:List-Post:List-Archive: List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To:Message-Id:Date: Subject:To:From:Reply-To:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=g5pJbpRySU7Govpwbiv7ZQPDj7XnHTO9DxiLdHn6ARY=; b=u7PFCnuvxeVyhnBfv3LAw6rDN 9nuCULD60HslxNkNZkhzVP9RvdebNo9xTumGqIedLaaonqla6ZFzTmM2SrHX1DLtAVhK26HLYBpaF tkC+0ou6VcDhKDQwk9mCjpMwrOGSqHOm8JQQaWQKfssYWW9plOTSLrYWfln0jc5l7v3jUvHpfnl0e dHfp3g+Jt3wa3UCqHkjH2OzKjmKFEZPdhqnm+Uw9ADdrdhaKp++TQNtOKQfWJXX3pqbMJ5uSKWFmW VYnXLfNEiVCT016CCccVU53wBdPomeJY8qbae9viaETrK0H/h2meKkP6uOwKJVQZCMYYoUxt2zITf AVg/IHD+Q==; Received: from localhost ([::1] helo=merlin.infradead.org) by merlin.infradead.org with esmtp (Exim 4.92.3 #3 (Red Hat Linux)) id 1l9hen-0003ay-8h; Wed, 10 Feb 2021 05:03:17 +0000 Received: from esa4.hgst.iphmx.com ([216.71.154.42]) by merlin.infradead.org with esmtps (Exim 4.92.3 #3 (Red Hat Linux)) id 1l9heX-0003NA-PZ for linux-riscv@lists.infradead.org; Wed, 10 Feb 2021 05:03:03 +0000 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=wdc.com; i=@wdc.com; q=dns/txt; s=dkim.wdc.com; t=1612933381; x=1644469381; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=sGFDbT5PBfea9HRjbVs80n8PwYEwnjojub4O7fjDsrI=; b=GqDQl/isRXuIkVw4n2lI8lkhUb82+kiI6igYvl0JuAsv/ti5TYcA4QC1 p2jmaSNsKCajqKiymXm4vDSR7YdAsgguzRj8oHcrnw74r8P5RNw/T+I92 L0CQK8hSFrgOj5WhCKzTBWqHlhNI+iJbigKDPVqkWPOQheBo8LhKjHpYc yiuOLWYadE9vvEzsoO+RjVTAON1AUP2sPCljbmzLikdx5w4zH0r+KOYuK T7hQUvzXUxOBzmJUEne+NvbX46387SEG7uJomYv1jbXTGyB42j46uzjnR s1o0oKDlh5bgfMjsuN9xT7c5vsjjXAoDNaVzqr3fiuLc+ZhNZFaEDd6z6 Q==; IronPort-SDR: qWp+Lpt4yfdAAPl3KwJ1PBiUuVKy67D3KOE8s0gIzIGhi4qQJJOIobXAca1rWpTr8flYJDXPe8 yPGrdughq9xV1blHk9iRCzZj12+j07DM6bKdnIfRmtbH2aimVwBCFzU7khxzxCVfJmi2ttAV3I BoxGjyEZaGkYn+IUb4fEYPdM0erSIfHbSke4WiEqxI1vUCoz3U4eeJjMu1p/oeg6HNRDQP4Ywt VbjdKqHrJT3CRwM6ps6FDYg1enmHhhqUC51On6hVDPhMk1UKWjOKDFkHqeUkMXkGDM3xwsMma0 oFg= X-IronPort-AV: E=Sophos;i="5.81,167,1610380800"; d="scan'208";a="159592724" Received: from h199-255-45-14.hgst.com (HELO uls-op-cesaep01.wdc.com) ([199.255.45.14]) by ob1.hgst.iphmx.com with ESMTP; 10 Feb 2021 13:03:01 +0800 IronPort-SDR: UX1x6vnyVKLknDwdv7q0w+hRBhUIMeLBH1A42jaZtL9AI28/R4aFXd/1QY6zV9waqrAkjkRAUu aHxx1CTTEQmYoUB/1jQ/l9ndFuYgpdn9tJgnjtUahkUyTPxZdyWTm6EUzwNInbaM8EqOee8ETu mQi1cU+I2sl9+jb4OmEgz/F0hQb/DlLAbD1+pUav4ttLzioC7fOe24wKkJI5AlIHtXcU4x5MHg UoPcrpNqZ+J/97OKq56HCZFo9ScLWz1/BOnYVrGVNdfVRU0+M5TRbNTOMNq08wGsgOB8l8X2tP SdBaZlZizznXY8GaxRxEdgtA Received: from uls-op-cesaip02.wdc.com ([10.248.3.37]) by uls-op-cesaep01.wdc.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 09 Feb 2021 20:46:45 -0800 IronPort-SDR: 28zED599ziOzWy+8GnRkGRwFvuCyLNt9aAtMMz1jUdNvP/uXvHktB1GJYp96GrxID4eaxnrZm2 ADl2CLISQ59y6+k56N4rCBAAA3JakAjJjy7LFCyavAgaXJQdlLTqoLJIeaxzkG8J4Z/gWuKyBK /uqDaGRimUQrERLHLrUAj49G4GY9BnZ/bYyGakLINYsungu04XWXq4SeMQBzoPE0JgJtnm/1yC Vc4nEPbKzpuyC1IUfU9Jq8UT/XEOqlTthUAIdu0Zxzx1Hqa1S03mMETVL4+oZyXlBuHTkGs46e NEs= WDCIronportException: Internal Received: from hdrdzf2.ad.shared (HELO twashi.fujisawa.hgst.com) ([10.84.71.72]) by uls-op-cesaip02.wdc.com with ESMTP; 09 Feb 2021 21:03:00 -0800 From: Damien Le Moal To: Palmer Dabbelt , linux-riscv@lists.infradead.org Subject: [PATCH v19 14/17] riscv: Add SiPeed MAIXDUINO board device tree Date: Wed, 10 Feb 2021 14:02:27 +0900 Message-Id: <20210210050230.131281-15-damien.lemoal@wdc.com> X-Mailer: git-send-email 2.29.2 In-Reply-To: <20210210050230.131281-1-damien.lemoal@wdc.com> References: <20210210050230.131281-1-damien.lemoal@wdc.com> MIME-Version: 1.0 X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20210210_000302_072672_E403753F X-CRM114-Status: GOOD ( 13.45 ) X-BeenThere: linux-riscv@lists.infradead.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Atish Patra , devicetree@vger.kernel.org, Anup Patel , Rob Herring , Sean Anderson Sender: "linux-riscv" Errors-To: linux-riscv-bounces+linux-riscv=archiver.kernel.org@lists.infradead.org Add the device tree sipeed_maixduino.dts for the SiPeed MAIXDUINO board. This device tree enables LEDs and spi/mmc SD card device. Additionally, gpios and i2c are also enabled and mapped to the board header pins as indicated on the board itself. Cc: Rob Herring Cc: devicetree@vger.kernel.org Signed-off-by: Damien Le Moal --- .../boot/dts/canaan/sipeed_maixduino.dts | 204 ++++++++++++++++++ 1 file changed, 204 insertions(+) create mode 100644 arch/riscv/boot/dts/canaan/sipeed_maixduino.dts diff --git a/arch/riscv/boot/dts/canaan/sipeed_maixduino.dts b/arch/riscv/boot/dts/canaan/sipeed_maixduino.dts new file mode 100644 index 000000000000..c73baa8289b8 --- /dev/null +++ b/arch/riscv/boot/dts/canaan/sipeed_maixduino.dts @@ -0,0 +1,204 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright (C) 2019-20 Sean Anderson + * Copyright (C) 2020 Western Digital Corporation or its affiliates. + */ + +/dts-v1/; + +#include "k210.dtsi" + +#include +#include + +/ { + model = "SiPeed MAIXDUINO"; + compatible = "sipeed,maixduino", "canaan,kendryte-k210"; + + chosen { + bootargs = "earlycon console=ttySIF0"; + stdout-path = "serial0:115200n8"; + }; + + gpio-keys { + compatible = "gpio-keys"; + + boot { + label = "BOOT"; + linux,code = ; + gpios = <&gpio0 0 GPIO_ACTIVE_LOW>; + }; + }; + + sound { + compatible = "simple-audio-card"; + simple-audio-card,format = "i2s"; + status = "disabled"; + + simple-audio-card,cpu { + sound-dai = <&i2s0 0>; + }; + + simple-audio-card,codec { + sound-dai = <&mic>; + }; + }; + + mic: mic { + #sound-dai-cells = <0>; + compatible = "memsensing,msm261s4030h0"; + status = "disabled"; + }; + + vcc_3v3: regulator-3v3 { + compatible = "regulator-fixed"; + regulator-name = "3v3"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + }; +}; + +&fpioa { + status = "okay"; + + uarths_pinctrl: uarths-pinmux { + pinmux = , /* Header "0" */ + ; /* Header "1" */ + }; + + gpio_pinctrl: gpio-pinmux { + pinmux = , + ; + }; + + gpiohs_pinctrl: gpiohs-pinmux { + pinmux = , /* BOOT */ + , /* Header "2" */ + , /* Header "3" */ + , /* Header "4" */ + , /* Header "5" */ + , /* Header "6" */ + , /* Header "7" */ + , /* Header "8" */ + , /* Header "9" */ + , /* Header "10" */ + , /* Header "11" */ + , /* Header "12" */ + ; /* Header "13" */ + }; + + i2s0_pinctrl: i2s0-pinmux { + pinmux = , + , + ; + }; + + spi1_pinctrl: spi1-pinmux { + pinmux = , + , + , + ; /* cs */ + }; + + i2c1_pinctrl: i2c1-pinmux { + pinmux = , /* Header "scl" */ + ; /* Header "sda" */ + }; + + i2s1_pinctrl: i2s1-pinmux { + pinmux = , + , + ; + }; + + spi0_pinctrl: spi0-pinmux { + pinmux = , /* cs */ + , /* rst */ + , /* dc */ + ; /* wr */ + }; + + dvp_pinctrl: dvp-pinmux { + pinmux = , + , + , + , + , + , + , + ; + }; +}; + +&uarths0 { + pinctrl-0 = <&uarths_pinctrl>; + pinctrl-names = "default"; + status = "okay"; +}; + +&gpio0 { + pinctrl-0 = <&gpiohs_pinctrl>; + pinctrl-names = "default"; + status = "okay"; +}; + +&gpio1 { + pinctrl-0 = <&gpio_pinctrl>; + pinctrl-names = "default"; + status = "okay"; +}; + +&i2s0 { + #sound-dai-cells = <1>; + pinctrl-0 = <&i2s0_pinctrl>; + pinctrl-names = "default"; +}; + +&i2c1 { + pinctrl-0 = <&i2c1_pinctrl>; + pinctrl-names = "default"; + clock-frequency = <400000>; + status = "okay"; +}; + +&spi0 { + pinctrl-0 = <&spi0_pinctrl>; + pinctrl-names = "default"; + num-cs = <1>; + cs-gpios = <&gpio0 20 GPIO_ACTIVE_HIGH>; + + panel@0 { + compatible = "sitronix,st7789v"; + reg = <0>; + reset-gpios = <&gpio0 21 GPIO_ACTIVE_LOW>; + dc-gpios = <&gpio0 22 0>; + spi-max-frequency = <15000000>; + power-supply = <&vcc_3v3>; + }; +}; + +&spi1 { + pinctrl-0 = <&spi1_pinctrl>; + pinctrl-names = "default"; + num-cs = <1>; + cs-gpios = <&gpio1_0 2 GPIO_ACTIVE_LOW>; + status = "okay"; + + slot@0 { + compatible = "mmc-spi-slot"; + reg = <0>; + voltage-ranges = <3300 3300>; + spi-max-frequency = <25000000>; + broken-cd; + }; +}; + +&spi3 { + spi-flash@0 { + compatible = "jedec,spi-nor"; + reg = <0>; + spi-max-frequency = <50000000>; + m25p,fast-read; + broken-flash-reset; + }; +};