From patchwork Tue Jun 18 05:16:01 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: FUJITA Tomonori X-Patchwork-Id: 13701794 Received: from mail-pj1-f47.google.com (mail-pj1-f47.google.com [209.85.216.47]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id C850533DF for ; Tue, 18 Jun 2024 05:17:55 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.216.47 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718687877; cv=none; b=ZKILsl4Kgb86EE95kb79tJvR5uQQ1W+rDi6yj69OUqbf4Aq5sLWmAlSXLtWmTNlr+sVyQvpSCeuL3I1XZjTQuQhU4SGYsJDgiBldGb+RjfodFlRvHRf/LzsrKMEmGvqqFsuQSZv2M8/qiV6IuxBoYoFw2adrYrZPWw8yvUY/XG4= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718687877; c=relaxed/simple; bh=LUZiDs/IwmRpLd9DguR9jwGSDMqiGlen9jFdrwnCvMU=; h=From:To:Cc:Subject:Date:Message-Id:MIME-Version; b=Vk+0xCF+f7VEkEYurafTIT3noAF+nuweWXJKBXaLrDY/X1qDLhTMGKXW17122SYUxv1v7heKfYUiMnhFm4BIX5KqHjB1HEXU/zbiIH4cVb39G2BkRXcsVHgEeKGvQ9AAXkl1VEvhx8mCJ2dliN107BGc+YlSzU26cfklCxZlirM= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=emo9lJOt; arc=none smtp.client-ip=209.85.216.47 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="emo9lJOt" Received: by mail-pj1-f47.google.com with SMTP id 98e67ed59e1d1-2c70c65ca5eso69844a91.3 for ; Mon, 17 Jun 2024 22:17:55 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1718687875; x=1719292675; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:from:to:cc:subject:date:message-id:reply-to; bh=nqcZwcz1qHafW/eDDbIDubujzj7daAJmSGoCNTJ276Q=; b=emo9lJOt0a4nsJquo/b3Rp+c60H5NTQ1IYkLFFnJ4OhqAqlq7o+veKbwjIV0gYw9/n fO0z7drV561cGOUi1p9Akr3QCO4+iPatD5lvMOwlVnpAkVzin82f9qugcpQzY39k0SVM sv2m675e2aAp9x/Q5yUxxV1xKY6+ZL1nvMnO6X3mY3Yslanxidn+XOcs8TiLHVq1W7aJ KfoirLgTXmYnyWpVin6PFjCm/AbiCTLWF8M+yPWwK8P3z5v7Ts/cZHU7KynNId6/HxJ3 YofsJeL/FbPyhJApJ3H3DckJYHYMuQAaMwTYIk+fiCGczloG+6MFsR85vttoH/bRJbZZ 185Q== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1718687875; x=1719292675; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=nqcZwcz1qHafW/eDDbIDubujzj7daAJmSGoCNTJ276Q=; b=uX/IKJjDIcpz3vJnZhd5PPsARW/TQfKfFRD02EvNWfCOUyCwTeKFMZ1SsqQJ0gZPgr fQNRsQw2D97FFc7O3h+uwde6CPT90dlvPV5gAwk5woBcGVU0nc12R18G3kWdqjZAGA2J kYdY+fyo/IF5TE9vUEnblMtcKnu7Q7izwzTmSobbpDgQ2picl/3wnX16rHMzpy107XTx 0clIZQ55bOkVcu+VH3ayEjRJnprAkoODsc30xvfFN1HecfKufGSucxIniyLHvg6giogO 8ePeo3B6cyaO/IA/bOckgWewj99CRkOIGs89TjynhEft5v63osAcyoavBpRbO9VN6O4j rRCw== X-Gm-Message-State: AOJu0YwxrZmfZfvE7FsSFp4l36n0A941AwaA/BBmt+Kmr/yG8xjtq671 woLWvD2bwhvm+pFTAKiiy0NqAExEYeBHHsFyM95j6QwsA4PNbzoQWAMVYsDm X-Google-Smtp-Source: AGHT+IH2UNodcPik+aQ1JC5Hijtb96HVNXYljlS8BftIvUYx+zRBBIuH8aTJtuSYnmSmvT2AacWM9Q== X-Received: by 2002:a05:6a21:6d98:b0:1b4:e10c:62bd with SMTP id adf61e73a8af0-1bae7ed3e48mr13528290637.2.1718687874656; Mon, 17 Jun 2024 22:17:54 -0700 (PDT) Received: from rpi.. (p5261226-ipxg23801hodogaya.kanagawa.ocn.ne.jp. [180.15.241.226]) by smtp.gmail.com with ESMTPSA id d9443c01a7336-1f855e6debasm88165575ad.65.2024.06.17.22.17.52 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 17 Jun 2024 22:17:54 -0700 (PDT) From: FUJITA Tomonori To: netdev@vger.kernel.org Cc: andrew@lunn.ch, horms@kernel.org, kuba@kernel.org, jiri@resnulli.us, pabeni@redhat.com, linux@armlinux.org.uk, hfdevel@gmx.net, naveenm@marvell.com, jdamato@fastly.com Subject: [PATCH net-next v11 0/7] add ethernet driver for Tehuti Networks TN40xx chips Date: Tue, 18 Jun 2024 14:16:01 +0900 Message-Id: <20240618051608.95208-1-fujita.tomonori@gmail.com> X-Mailer: git-send-email 2.34.1 Precedence: bulk X-Mailing-List: netdev@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-Patchwork-Delegate: kuba@kernel.org This patchset adds a new 10G ethernet driver for Tehuti Networks TN40xx chips. Note in mainline, there is a driver for Tehuti Networks (drivers/net/ethernet/tehuti/tehuti.[hc]), which supports TN30xx chips. Multiple vendors (DLink, Asus, Edimax, QNAP, etc) developed adapters based on TN40xx chips. Tehuti Networks went out of business but the drivers are still distributed under GPL2 with some of the hardware (and also available on some sites). With some changes, I try to upstream this driver with a new PHY driver in Rust. The major change is replacing the PHY abstraction layer in the original driver with phylink. TN40xx chips are used with various PHY hardware (AMCC QT2025, TI TLK10232, Aqrate AQR105, and Marvell MV88X3120, MV88X3310, and MV88E2010). I've also been working on a new PHY driver for QT2025 in Rust [1]. For now, I enable only adapters using QT2025 PHY in the PCI ID table of this driver. I've tested this driver and the QT2025 PHY driver with Edimax EN-9320 10G adapter and 10G-SR SFP+. In mainline, there are PHY drivers for AQR105 and Marvell PHYs, which could work for some TN40xx adapters with this driver. To make reviewing easier, this patchset has only basic functions. Once merged, I'll submit features like ethtool support. v11: - update the subject of the first PCI ID patch (s/add/Add/) - remove MODULE_AUTHOR - make Status in MAINTAINERS Maintained - embed the calculated values in tn40_txd_sizes table - use msleep instead mdelay in tn40_sw_reset - use read_poll_timeout to simplify tn40_sw_reset - remove useless vid range checking in __tn40_vlan_rx_vid - remove unnecessary tn40_hw_reset call in tn40_priv_init - replace net_device_stats with rtnl_link_stats64 - fix style issues v10: https://lore.kernel.org/netdev/20240611045217.78529-7-fujita.tomonori@gmail.com/ - Add Edimax Vendor ID to pci_ids.h (cleanup for wireless drivers later) - rename functions for mdio (use _c45 suffix for read/write and mdio_wait_nobusy) - clean up some tn40_rxdb_ functions - use unsinged int for static, nelem, and top in tn40_rxdb struct instead of int - return -ENODEV instead of -1 when PHY isn't found - remove the function to re-setting mdio speec to 1MHZ in tn40_priv_init() - cleanup tn40_mdio_set_speed() v9: https://lore.kernel.org/netdev/20240605232608.65471-1-fujita.tomonori@gmail.com/ - move phylink_connect_phy() to simplify the ndo_open callback v8: https://lore.kernel.org/netdev/20240603064955.58327-1-fujita.tomonori@gmail.com/ - remove phylink_mac_change() call - fix phylink_start() usage (call it after the driver is ready to operate). - simplify the way to get the private struct from phylink_config pointer - fix netif_stop_queue usage in mac_link_down callback - remove MLO_AN_PHY usage v7: https://lore.kernel.org/netdev/20240527203928.38206-7-fujita.tomonori@gmail.com/ - use page pool API for rx allocation - fix NAPI API misuse - fix error checking of mdio write v6: https://lore.kernel.org/netdev/20240512085611.79747-2-fujita.tomonori@gmail.com/ - use the firmware for TN30xx chips - move link up/down code to phylink's mac_link_up/mac_link_down callbacks - clean up mdio access code v5: https://lore.kernel.org/netdev/20240508113947.68530-1-fujita.tomonori@gmail.com/ - remove dma_set_mask_and_coherent fallback - count tx_dropped - use ndo_get_stats64 instead of ndo_get_stats - remove unnecessary __packed attribute - fix NAPI API usage - rename tn40_recycle_skb to tn40_recycle_rx_buffer - avoid high order page allocation (the maximum is order-1 now) v4: https://lore.kernel.org/netdev/20240501230552.53185-1-fujita.tomonori@gmail.com/ - fix warning on 32bit build - fix inline warnings - fix header file inclusion - fix TN40_NDEV_TXQ_LEN - remove 'select PHYLIB' in Kconfig - fix access to phydev - clean up readx_poll_timeout_atomic usage v3: https://lore.kernel.org/netdev/20240429043827.44407-1-fujita.tomonori@gmail.com/ - remove driver version - use prefixes tn40_/TN40_ for all function, struct and define names v2: https://lore.kernel.org/netdev/20240425010354.32605-1-fujita.tomonori@gmail.com/ - split mdio patch into mdio and phy support - add phylink support - clean up mdio read/write - use the standard bit operation macros - use upper_32/lower_32_bits macro - use tn40_ prefix instead of bdx_ - fix Sparse errors - fix compiler warnings - fix style issues v1: https://lore.kernel.org/netdev/20240415104352.4685-1-fujita.tomonori@gmail.com/ [1] https://lore.kernel.org/netdev/20240415104701.4772-1-fujita.tomonori@gmail.com/ FUJITA Tomonori (7): PCI: Add Edimax Vendor ID to pci_ids.h net: tn40xx: add pci driver for Tehuti Networks TN40xx chips net: tn40xx: add register defines net: tn40xx: add basic Tx handling net: tn40xx: add basic Rx handling net: tn40xx: add mdio bus support net: tn40xx: add phylink support MAINTAINERS | 8 +- drivers/net/ethernet/tehuti/Kconfig | 15 + drivers/net/ethernet/tehuti/Makefile | 3 + drivers/net/ethernet/tehuti/tn40.c | 1788 +++++++++++++++++++++++ drivers/net/ethernet/tehuti/tn40.h | 232 +++ drivers/net/ethernet/tehuti/tn40_mdio.c | 142 ++ drivers/net/ethernet/tehuti/tn40_phy.c | 76 + drivers/net/ethernet/tehuti/tn40_regs.h | 245 ++++ include/linux/pci_ids.h | 2 + 9 files changed, 2510 insertions(+), 1 deletion(-) create mode 100644 drivers/net/ethernet/tehuti/tn40.c create mode 100644 drivers/net/ethernet/tehuti/tn40.h create mode 100644 drivers/net/ethernet/tehuti/tn40_mdio.c create mode 100644 drivers/net/ethernet/tehuti/tn40_phy.c create mode 100644 drivers/net/ethernet/tehuti/tn40_regs.h base-commit: efb459303dd5dd6e198a0d58322dc04c3356dc23