mbox series

[v1,00/11] Upstream RISC-V fork patches, part 4

Message ID cover.1549673900.git.alistair.francis@wdc.com (mailing list archive)
Headers show
Series Upstream RISC-V fork patches, part 4 | expand

Message

Alistair Francis Feb. 9, 2019, 12:59 a.m. UTC
Based-on: <20190130173601.3268-1-palmer@sifive.com>

Alistair Francis (2):
  riscv: Ensure the kernel start address is correctly cast
  riscv: pmp: Log pmp access errors as guest errors

Kito Cheng (1):
  RISC-V: linux-user support for RVE ABI

Michael Clark (8):
  RISC-V: Replace __builtin_popcount with ctpop8 in PLIC
  RISC-V: Allow interrupt controllers to claim interrupts
  RISC-V: Remove unnecessary disassembler constraints
  elf: Add RISC-V PSABI ELF header defines
  RISC-V: Change local interrupts from edge to level
  RISC-V: Add support for vectored interrupts
  RISC-V: Convert trap debugging to trace events
  RISC-V: Update load reservation comment in do_interrupt

 Makefile.objs               |   1 +
 disas/riscv.c               | 138 -----------------------------
 hw/riscv/sifive_e.c         |   2 +-
 hw/riscv/sifive_plic.c      |  19 +++-
 hw/riscv/sifive_u.c         |   2 +-
 hw/riscv/spike.c            |   2 +-
 hw/riscv/virt.c             |   2 +-
 include/elf.h               |  10 +++
 linux-user/riscv/cpu_loop.c |  15 +++-
 target/riscv/cpu.h          |   6 ++
 target/riscv/cpu_helper.c   | 168 +++++++++++++++---------------------
 target/riscv/cpu_user.h     |   3 +-
 target/riscv/csr.c          |  22 ++---
 target/riscv/pmp.c          |  20 +++--
 target/riscv/trace-events   |   2 +
 15 files changed, 148 insertions(+), 264 deletions(-)
 create mode 100644 target/riscv/trace-events