Toggle navigation
Patchwork
QEMU patches
Patches
Bundles
About this project
Login
Register
Mail settings
Show patches with
: Archived =
No
| 2886 patches
Series
Submitter
State
any
Action Required
New
Under Review
Accepted
Rejected
RFC
Not Applicable
Changes Requested
Awaiting Upstream
Superseded
Deferred
Mainlined
Queued
Needs ACK
Handled Elsewhere
In Next
Search
Archived
No
Yes
Both
Delegate
------
Nobody
holtmann
holtmann
holtmann
agk
mchehab
mchehab
gregkh
gregkh
mtosatti
lethal
lethal
avi
cvaroqui
jbrassow
mikulas
dtor
bmarzins
tmlind
jmberg
jmberg
mcgrof
mcgrof
mcgrof
lenb
lenb
kyle
felipebalbi
varenet
helge
helge
khilman
khilman
khilman
khilman
jwoithe
mlin
Zhang Rui
Zhang Rui
iksaif
cjackiewicz
hmh
jbarnes
jbarnes
jbarnes
willy
snitzer
iwamatsu
dougsland
mjg59
rafael
rafael
rafael
ericvh@gmail.com
ykzhao
venkip
sandeen
pwsan
lucho@ionkov.net
rminnich
anholt
aystarik
roland
shefty
mason
glikely
krh
djbw
djbw
djbw
cmarinas
doyu
jrn
sage
tomba
mmarek
cjb
trondmy
jikos
bcousson
jic23
olof
olof
olof
nsekhar
weiny2
horms
horms
bwidawsk
bwidawsk
shemminger
eulfhan
josef
josef
josef
dianders
jpan9
hal
kdave
bleung
evalenti
jlbec
wsa
bhelgaas
vkoul
vkoul
szlin
davejiang
markgross
tagr
tiwai
vireshk
mmind
dledford
geert
geert
herbert
herbert
kvalo
kvalo
kvalo
bentiss
arend
rzwisler
stellarhopper
stellarhopper
jejb
matthias_bgg
dvhart
axboe
axboe
pcmoore
pcmoore
pcmoore
mkp
mkp
stefan_schmidt
leon
lucvoo
jsakkine
jsakkine
jsakkine
bamse
bamse
demarchi
krzk
groeck
groeck
sboyd
sboyd
mturquette
mturquette
0andriy
carlocaione
luca
dgc
kbingham
derosier
narmstrong
narmstrong
atull
tytso
tytso
djwong
bvanassche
omos
jpirko
jpirko
GustavoARSilva
pkshih
patersonc
brauner
shuahkh
shuahkh
shuahkh
palmer
palmer
jgg
Kishon
idosch
labbott
jsimmons
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
lfadmin
broonie
broonie
broonie
mricon
mricon
mricon
kees
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
lfgitoliteapi
arnd
linusw
perfinion
bbrezillon
bachradsusi
rostedt
rostedt
kholk
nbd
ebiggers
ebiggers
pavelm
sds
m0reeze
ganis
jwcart2
matttbe
andmur01
lorpie01
chanwoochoi
dlezcano
jhedberg
vudentz
robertfoss
bgix
tedd_an
tsbogend
wens
wcrobert
robher
kstewart
kwilczynski
hansg
bpf
netdev
dsa
ethtool
netdrv
martineau
abelloni
trix
pabeni
mani_sadhasivam
mlimonci
liusong6
mjp
tohojo
pmalani
prestwoj
prestwoj
dhowells
tzungbi
conchuod
paulmck
jes
mtkaczyk
colyli
cem
pateldipen1984
iweiny
iweiny
bjorn
mhiramat
JanKiszka
jaegeuk
mraynal
aring
konradybcio
ij
Hailan
jstitt007
denkenz
denkenz
mkorenbl
jjohnson
frank_li
geliang
mdraidci
mdraidci
peluse
joelgranados
Apply
«
1
2
...
26
27
28
29
»
Patch
Series
A/R/T
S/W/F
Date
Submitter
Delegate
State
[PULL,10/50] hw/intc: Make zeroth priority register read-only
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
- 1 -
-
-
-
2024-10-31
Alistair Francis
New
[PULL,09/50] tests/avocado: Boot Linux for RV32 cpu on RV64 QEMU
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
1 1 -
-
-
-
2024-10-31
Alistair Francis
New
[PULL,08/50] target/riscv: Add max32 CPU for RV64 QEMU
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
- 2 -
-
-
-
2024-10-31
Alistair Francis
New
[PULL,07/50] target/riscv: Enable RV32 CPU support in RV64 QEMU
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
- 2 -
-
-
-
2024-10-31
Alistair Francis
New
[PULL,06/50] target/riscv: Correct mcause/scause bit width for RV32 in RV64 QEMU
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
- 2 -
-
-
-
2024-10-31
Alistair Francis
New
[PULL,05/50] target/riscv: Detect sxl to set bit width for RV32 in RV64
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
- 2 -
-
-
-
2024-10-31
Alistair Francis
New
[PULL,04/50] target/riscv: Correct SXL return value for RV32 in RV64 QEMU
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
- 2 -
-
-
-
2024-10-31
Alistair Francis
New
[PULL,03/50] target/riscv: Adjust PMP size for no-MMU RV64 QEMU running RV32
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
- 2 -
-
-
-
2024-10-31
Alistair Francis
New
[PULL,02/50] target/riscv: Add fw_dynamic_info32 for booting RV32 OpenSBI
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
- 2 -
-
-
-
2024-10-31
Alistair Francis
New
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
[PULL,01/50] target/riscv/csr.c: Fix an access to VXSAT
- 2 -
-
-
-
2024-10-31
Alistair Francis
New
[PULL,00/50] riscv-to-apply queue
- - -
-
-
-
2024-10-31
Alistair Francis
New
[v3] virtio-pci: correctly set virtio pci queue mem multiplier
[v3] virtio-pci: correctly set virtio pci queue mem multiplier
- - -
-
-
-
2024-02-23
Srujana Challa
Changes Requested
[v2] virtio-pci: correctly set virtio pci queue mem multiplier
[v2] virtio-pci: correctly set virtio pci queue mem multiplier
- - -
-
-
-
2024-02-20
Srujana Challa
Changes Requested
virtio-pci: correctly set virtio pci queue mem multiplier
virtio-pci: correctly set virtio pci queue mem multiplier
- - -
-
-
-
2024-02-12
Srujana Challa
Changes Requested
cryptodev-vhost-user: add asymmetric crypto support
cryptodev-vhost-user: add asymmetric crypto support
- - -
-
-
-
2023-05-14
Gowrishankar Muthukrishnan
Superseded
[v1,2/2] target/riscv: redirect XVentanaCondOps to use the Zicond functions
[v1,1/2] target/riscv: add Zicond as an experimental extension
- - -
-
-
-
2023-01-20
Philipp Tomsich
Superseded
[v1,1/2] target/riscv: add Zicond as an experimental extension
[v1,1/2] target/riscv: add Zicond as an experimental extension
- - -
-
-
-
2023-01-20
Philipp Tomsich
Superseded
[v3,2/2] tests/qtest/i440fx-test.c: Enable full test of i440FX PAM operation
[v3,1/2] hw/pci-host/pam.c: Fully support RE^WE semantics of i440FX PAM
- - -
-
-
-
2022-06-24
Lev Kujawski
Superseded
[v3,1/2] hw/pci-host/pam.c: Fully support RE^WE semantics of i440FX PAM
[v3,1/2] hw/pci-host/pam.c: Fully support RE^WE semantics of i440FX PAM
- - -
-
-
-
2022-06-24
Lev Kujawski
Superseded
[v2,2/2] tests/qtest/i440fx-test.c: Enable full test of i440FX PAM operation
[v2,1/2] hw/pci-host/pam.c: Fully support RE^WE semantics of i440FX PAM
1 - -
-
-
-
2022-06-16
Lev Kujawski
Superseded
[v2,1/2] hw/pci-host/pam.c: Fully support RE^WE semantics of i440FX PAM
[v2,1/2] hw/pci-host/pam.c: Fully support RE^WE semantics of i440FX PAM
- - -
-
-
-
2022-06-16
Lev Kujawski
Superseded
[2/2] tests/qtest/i440fx-test.c: Enable full test of i440FX PAM operation
[1/2] hw/pci-host/pam.c: Fully support RE^WE semantics of i440FX PAM
- - -
-
-
-
2022-06-16
Lev Kujawski
Superseded
[1/2] hw/pci-host/pam.c: Fully support RE^WE semantics of i440FX PAM
[1/2] hw/pci-host/pam.c: Fully support RE^WE semantics of i440FX PAM
- - -
-
-
-
2022-06-16
Lev Kujawski
Superseded
[v1] error-report: fix g_date_time_format assertion
[v1] error-report: fix g_date_time_format assertion
- - -
-
-
-
2022-04-24
Wang, Haiyue
Superseded
[v1] aio-posix: fix build failure io_uring 2.2
[v1] aio-posix: fix build failure io_uring 2.2
- - -
-
-
-
2022-02-17
Wang, Haiyue
Superseded
[v5,7/7] target/riscv: add a MAINTAINERS entry for XVentanaCondOps
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 2 -
-
-
-
2022-01-31
Philipp Tomsich
Superseded
[v5,6/7] target/riscv: Add XVentanaCondOps custom extension
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 2 -
-
-
-
2022-01-31
Philipp Tomsich
Superseded
[v5,5/7] target/riscv: iterate over a table of decoders
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 2 -
-
-
-
2022-01-31
Philipp Tomsich
Superseded
[v5,4/7] target/riscv: access cfg structure through DisasContext
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 2 -
-
-
-
2022-01-31
Philipp Tomsich
Superseded
[v5,3/7] target/riscv: access configuration through cfg_ptr in DisasContext
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 2 -
-
-
-
2022-01-31
Philipp Tomsich
Superseded
[v5,2/7] target/riscv: riscv_tr_init_disas_context: copy pointer-to-cfg into cfg_ptr
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 2 -
-
-
-
2022-01-31
Philipp Tomsich
Superseded
[v5,1/7] target/riscv: refactor (anonymous struct) RISCVCPU.cfg into 'struct RISCVCPUConfig'
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 2 -
-
-
-
2022-01-31
Philipp Tomsich
Superseded
[v4,7/7] target/riscv: add a MAINTAINERS entry for XVentanaCondOps
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-30
Philipp Tomsich
Superseded
[v4,6/7] target/riscv: Add XVentanaCondOps custom extension
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-30
Philipp Tomsich
Superseded
[v4,5/7] target/riscv: iterate over a table of decoders
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- - -
-
-
-
2022-01-30
Philipp Tomsich
Superseded
[v4,4/7] target/riscv: access cfg structure through DisasContext
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- - -
-
-
-
2022-01-30
Philipp Tomsich
Superseded
[v4,3/7] target/riscv: access configuration through cfg_ptr in DisasContext
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- - -
-
-
-
2022-01-30
Philipp Tomsich
Superseded
[v4,2/7] target/riscv: riscv_tr_init_disas_context: copy pointer-to-cfg into cfg_ptr
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-30
Philipp Tomsich
Superseded
[v4,1/7] target/riscv: refactor (anonymous struct) RISCVCPU.cfg into 'struct RISCVCPUConfig'
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-30
Philipp Tomsich
Superseded
[v3,7/7] target/riscv: add a MAINTAINERS entry for XVentanaCondOps
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-28
Philipp Tomsich
Superseded
[v3,6/7] target/riscv: Add XVentanaCondOps custom extension
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-28
Philipp Tomsich
Superseded
[v3,5/7] target/riscv: iterate over a table of decoders
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-28
Philipp Tomsich
Superseded
[v3,4/7] target/riscv: access cfg structure through DisasContext
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-28
Philipp Tomsich
Superseded
[v3,3/7] target/riscv: access configuration through cfg_ptr in DisasContext
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-28
Philipp Tomsich
Superseded
[v3,2/7] target/riscv: riscv_tr_init_disas_context: copy pointer-to-cfg into cfg_ptr
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-28
Philipp Tomsich
Superseded
[v3,1/7] target/riscv: refactor (anonymous struct) RISCVCPU.cfg into 'struct RISCVCPUConfig'
target/riscv: Add XVentanaCondOps and supporting infrastructure changes
- 1 -
-
-
-
2022-01-28
Philipp Tomsich
Superseded
[v2,2/2] target/riscv: Add XVentanaCondOps custom extension
[v2,1/2] target/riscv: iterate over a table of decoders
- - -
-
-
-
2022-01-13
Philipp Tomsich
Superseded
[v2,1/2] target/riscv: iterate over a table of decoders
[v2,1/2] target/riscv: iterate over a table of decoders
- - -
-
-
-
2022-01-13
Philipp Tomsich
Superseded
[v1,2/2] target/riscv: Add XVentanaCondOps custom extension
[v1,1/2] decodetree: Add an optional predicate-function for decoding
- - -
-
-
-
2022-01-09
Philipp Tomsich
Superseded
[v1,1/2] decodetree: Add an optional predicate-function for decoding
[v1,1/2] decodetree: Add an optional predicate-function for decoding
- - -
-
-
-
2022-01-09
Philipp Tomsich
Superseded
target/riscv: Fix position of 'experimental' comment
target/riscv: Fix position of 'experimental' comment
- 3 -
-
-
-
2022-01-06
Philipp Tomsich
Accepted
[v10,16/16] disas/riscv: Add Zb[abcs] instructions
target/riscv: Update QEmu for Zb[abcs] 1.0.0
1 - -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,15/16] target/riscv: Remove RVB (replaced by Zb[abcs])
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 3 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,14/16] target/riscv: Add zext.h instructions to Zbb, removing pack/packu/packh
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,13/16] target/riscv: Add rev8 instruction, removing grev/grevi
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,12/16] target/riscv: Add a REQUIRE_32BIT macro
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 3 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,11/16] target/riscv: Add orc.b instruction for Zbb, removing gorc/gorci
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,10/16] target/riscv: Reassign instructions to the Zbb-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
1 2 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,09/16] target/riscv: Add instructions of the Zbc-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,08/16] target/riscv: Reassign instructions to the Zbs-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
1 2 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,07/16] target/riscv: Remove shift-one instructions (proposed Zbo in pre-0.93 draft-B)
target/riscv: Update QEmu for Zb[abcs] 1.0.0
1 2 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,06/16] target/riscv: Remove the W-form instructions from Zbs
target/riscv: Update QEmu for Zb[abcs] 1.0.0
1 2 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,05/16] target/riscv: Reassign instructions to the Zba-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
1 2 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,04/16] target/riscv: Add x-zba, x-zbb, x-zbc and x-zbs properties
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 3 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,03/16] target/riscv: clwz must ignore high bits (use shift-left & changed logic)
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- - -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,02/16] target/riscv: fix clzw implementation to operate on arg1
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 3 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v10,01/16] target/riscv: Introduce temporary in gen_add_uw()
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 3 -
-
-
-
2021-09-04
Philipp Tomsich
Superseded
[v9,14/14] disas/riscv: Add Zb[abcs] instructions
target/riscv: Update QEmu for Zb[abcs] 1.0.0
1 - -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,13/14] target/riscv: Remove RVB (replaced by Zb[abcs]
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,12/14] target/riscv: Add zext.h instructions to Zbb, removing pack/packu/packh
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,11/14] target/riscv: Add rev8 instruction, removing grev/grevi
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,10/14] target/riscv: Add a REQUIRE_32BIT macro
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,09/14] target/riscv: Add orc.b instruction for Zbb, removing gorc/gorci
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,08/14] target/riscv: Reassign instructions to the Zbb-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,07/14] target/riscv: Add instructions of the Zbc-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,06/14] target/riscv: Reassign instructions to the Zbs-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,05/14] target/riscv: Remove shift-one instructions (proposed Zbo in pre-0.93 draft-B)
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,04/14] target/riscv: Remove the W-form instructions from Zbs
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,03/14] target/riscv: slli.uw is only a valid encoding if shamt first in 64 bits
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,02/14] target/riscv: Reassign instructions to the Zba-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v9,01/14] target/riscv: Add x-zba, x-zbb, x-zbc and x-zbs properties
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,14/14] disas/riscv: Add Zb[abcs] instructions
target/riscv: Update QEmu for Zb[abcs] 1.0.0
1 - -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,13/14] target/riscv: Remove RVB (replaced by Zb[abcs]
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,12/14] target/riscv: Add zext.h instructions to Zbb, removing pack/packu/packh
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,11/14] target/riscv: Add rev8 instruction, removing grev/grevi
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,10/14] target/riscv: Add a REQUIRE_32BIT macro
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,09/14] target/riscv: Add orc.b instruction for Zbb, removing gorc/gorci
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 1 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,08/14] target/riscv: Reassign instructions to the Zbb-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,07/14] target/riscv: Add instructions of the Zbc-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,06/14] target/riscv: Reassign instructions to the Zbs-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,05/14] target/riscv: Remove shift-one instructions (proposed Zbo in pre-0.93 draft-B)
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,04/14] target/riscv: Remove the W-form instructions from Zbs
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,03/14] target/riscv: slli.uw is only a valid encoding if shamt first in 64 bits
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,02/14] target/riscv: Reassign instructions to the Zba-extension
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v8,01/14] target/riscv: Add x-zba, x-zbb, x-zbc and x-zbs properties
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-09-03
Philipp Tomsich
Superseded
[v7,14/14] disas/riscv: Add Zb[abcs] instructions
target/riscv: Update QEmu for Zb[abcs] 1.0.0
1 - -
-
-
-
2021-08-30
Philipp Tomsich
Superseded
[v7,13/14] target/riscv: Remove RVB (replaced by Zb[abcs]
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-08-30
Philipp Tomsich
Superseded
[v7,12/14] target/riscv: Add zext.h instructions to Zbb, removing pack/packu/packh
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-08-30
Philipp Tomsich
Superseded
[v7,11/14] target/riscv: Add rev8 instruction, removing grev/grevi
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-08-30
Philipp Tomsich
Superseded
[v7,10/14] target/riscv: Add a REQUIRE_32BIT macro
target/riscv: Update QEmu for Zb[abcs] 1.0.0
- 2 -
-
-
-
2021-08-30
Philipp Tomsich
Superseded
«
1
2
...
26
27
28
29
»