diff mbox series

[v27,06/21] target/rx: CPU definition

Message ID 20191221144238.127766-7-ysato@users.sourceforge.jp (mailing list archive)
State New, archived
Headers show
Series Add RX archtecture support | expand

Commit Message

Yoshinori Sato Dec. 21, 2019, 2:42 p.m. UTC
Signed-off-by: Yoshinori Sato <ysato@users.sourceforge.jp>

Message-Id: <20190616142836.10614-4-ysato@users.sourceforge.jp>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20190607091116.49044-4-ysato@users.sourceforge.jp>
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
[PMD: Use newer QOM style, split cpu-qom.h, restrict access to
 extable array, use rx_cpu_tlb_fill() extracted from patch of
 Yoshinori Sato 'Convert to CPUClass::tlb_fill']
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
Acked-by: Igor Mammedov <imammedo@redhat.com>
Signed-off-by: Yoshinori Sato <ysato@users.sourceforge.jp>
---
 target/rx/cpu-param.h   |  31 ++++++
 target/rx/cpu-qom.h     |  42 ++++++++
 target/rx/cpu.h         | 181 +++++++++++++++++++++++++++++++++
 target/rx/cpu.c         | 217 ++++++++++++++++++++++++++++++++++++++++
 target/rx/gdbstub.c     | 112 +++++++++++++++++++++
 target/rx/Makefile.objs |   1 -
 6 files changed, 583 insertions(+), 1 deletion(-)
 create mode 100644 target/rx/cpu-param.h
 create mode 100644 target/rx/cpu-qom.h
 create mode 100644 target/rx/cpu.h
 create mode 100644 target/rx/cpu.c
 create mode 100644 target/rx/gdbstub.c

Comments

Aleksandar Markovic Dec. 21, 2019, 4:03 p.m. UTC | #1
On Saturday, December 21, 2019, Yoshinori Sato <ysato@users.sourceforge.jp>
wrote:

> Signed-off-by: Yoshinori Sato <ysato@users.sourceforge.jp>
>
> Message-Id: <20190616142836.10614-4-ysato@users.sourceforge.jp>
> Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
> Message-Id: <20190607091116.49044-4-ysato@users.sourceforge.jp>


Hi, Yoshinori,

I noticed you have a lot of line like this

Message-Id: <20190607091116.49044-9-ysato@users.sourceforge.jp>

... sometimes even several in the same message.

May I ask you to delete *all* such lines from commit messages, and resend
the series?

Also, I don't see  the documentation update for the new target. Please
provide dome appropriate content in qemu-doc.texi (
https://github.com/qemu/qemu/blob/master/qemu-doc.texi ), and include it in
the next version.

Best regards,

Aleksandar


> Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
> [PMD: Use newer QOM style, split cpu-qom.h, restrict access to
>  extable array, use rx_cpu_tlb_fill() extracted from patch of
>  Yoshinori Sato 'Convert to CPUClass::tlb_fill']
> Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
> Acked-by: Igor Mammedov <imammedo@redhat.com>
> Signed-off-by: Yoshinori Sato <ysato@users.sourceforge.jp>
> ---
>  target/rx/cpu-param.h   |  31 ++++++
>  target/rx/cpu-qom.h     |  42 ++++++++
>  target/rx/cpu.h         | 181 +++++++++++++++++++++++++++++++++
>  target/rx/cpu.c         | 217 ++++++++++++++++++++++++++++++++++++++++
>  target/rx/gdbstub.c     | 112 +++++++++++++++++++++
>  target/rx/Makefile.objs |   1 -
>  6 files changed, 583 insertions(+), 1 deletion(-)
>  create mode 100644 target/rx/cpu-param.h
>  create mode 100644 target/rx/cpu-qom.h
>  create mode 100644 target/rx/cpu.h
>  create mode 100644 target/rx/cpu.c
>  create mode 100644 target/rx/gdbstub.c
>
> diff --git a/target/rx/cpu-param.h b/target/rx/cpu-param.h
> new file mode 100644
> index 0000000000..5da87fbebe
> --- /dev/null
> +++ b/target/rx/cpu-param.h
> @@ -0,0 +1,31 @@
> +/*
> + *  RX cpu parameters
> + *
> + *  Copyright (c) 2019 Yoshinori Sato
> + *
> + * This program is free software; you can redistribute it and/or modify it
> + * under the terms and conditions of the GNU General Public License,
> + * version 2 or later, as published by the Free Software Foundation.
> + *
> + * This program is distributed in the hope it will be useful, but WITHOUT
> + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
> + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
> for
> + * more details.
> + *
> + * You should have received a copy of the GNU General Public License
> along with
> + * this program.  If not, see <http://www.gnu.org/licenses/>.
> + */
> +
> +#ifndef RX_CPU_PARAM_H
> +#define RX_CPU_PARAM_H
> +
> +#define TARGET_LONG_BITS 32
> +#define TARGET_PAGE_BITS 12
> +
> +#define TARGET_PHYS_ADDR_SPACE_BITS 32
> +#define TARGET_VIRT_ADDR_SPACE_BITS 32
> +
> +#define NB_MMU_MODES 1
> +#define MMU_MODE0_SUFFIX _all
> +
> +#endif
> diff --git a/target/rx/cpu-qom.h b/target/rx/cpu-qom.h
> new file mode 100644
> index 0000000000..8328900f3f
> --- /dev/null
> +++ b/target/rx/cpu-qom.h
> @@ -0,0 +1,42 @@
> +#ifndef QEMU_RX_CPU_QOM_H
> +#define QEMU_RX_CPU_QOM_H
> +
> +#include "hw/core/cpu.h"
> +/*
> + * RX CPU
> + *
> + * Copyright (c) 2019 Yoshinori Sato
> + * SPDX-License-Identifier: LGPL-2.0+
> + */
> +
> +#define TYPE_RX_CPU "rx-cpu"
> +
> +#define TYPE_RX62N_CPU RX_CPU_TYPE_NAME("rx62n")
> +
> +#define RXCPU_CLASS(klass) \
> +    OBJECT_CLASS_CHECK(RXCPUClass, (klass), TYPE_RX_CPU)
> +#define RXCPU(obj) \
> +    OBJECT_CHECK(RXCPU, (obj), TYPE_RX_CPU)
> +#define RXCPU_GET_CLASS(obj) \
> +    OBJECT_GET_CLASS(RXCPUClass, (obj), TYPE_RX_CPU)
> +
> +/*
> + * RXCPUClass:
> + * @parent_realize: The parent class' realize handler.
> + * @parent_reset: The parent class' reset handler.
> + *
> + * A RX CPU model.
> + */
> +typedef struct RXCPUClass {
> +    /*< private >*/
> +    CPUClass parent_class;
> +    /*< public >*/
> +
> +    DeviceRealize parent_realize;
> +    void (*parent_reset)(CPUState *cpu);
> +
> +} RXCPUClass;
> +
> +#define CPUArchState struct CPURXState
> +
> +#endif
> diff --git a/target/rx/cpu.h b/target/rx/cpu.h
> new file mode 100644
> index 0000000000..2d1eb7665c
> --- /dev/null
> +++ b/target/rx/cpu.h
> @@ -0,0 +1,181 @@
> +/*
> + *  RX emulation definition
> + *
> + *  Copyright (c) 2019 Yoshinori Sato
> + *
> + * This program is free software; you can redistribute it and/or modify it
> + * under the terms and conditions of the GNU General Public License,
> + * version 2 or later, as published by the Free Software Foundation.
> + *
> + * This program is distributed in the hope it will be useful, but WITHOUT
> + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
> + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
> for
> + * more details.
> + *
> + * You should have received a copy of the GNU General Public License
> along with
> + * this program.  If not, see <http://www.gnu.org/licenses/>.
> + */
> +
> +#ifndef RX_CPU_H
> +#define RX_CPU_H
> +
> +#include "qemu/bitops.h"
> +#include "qemu-common.h"
> +#include "hw/registerfields.h"
> +#include "cpu-qom.h"
> +
> +#include "exec/cpu-defs.h"
> +
> +/* PSW define */
> +REG32(PSW, 0)
> +FIELD(PSW, C, 0, 1)
> +FIELD(PSW, Z, 1, 1)
> +FIELD(PSW, S, 2, 1)
> +FIELD(PSW, O, 3, 1)
> +FIELD(PSW, I, 16, 1)
> +FIELD(PSW, U, 17, 1)
> +FIELD(PSW, PM, 20, 1)
> +FIELD(PSW, IPL, 24, 4)
> +
> +/* FPSW define */
> +REG32(FPSW, 0)
> +FIELD(FPSW, RM, 0, 2)
> +FIELD(FPSW, CV, 2, 1)
> +FIELD(FPSW, CO, 3, 1)
> +FIELD(FPSW, CZ, 4, 1)
> +FIELD(FPSW, CU, 5, 1)
> +FIELD(FPSW, CX, 6, 1)
> +FIELD(FPSW, CE, 7, 1)
> +FIELD(FPSW, CAUSE, 2, 6)
> +FIELD(FPSW, DN, 8, 1)
> +FIELD(FPSW, EV, 10, 1)
> +FIELD(FPSW, EO, 11, 1)
> +FIELD(FPSW, EZ, 12, 1)
> +FIELD(FPSW, EU, 13, 1)
> +FIELD(FPSW, EX, 14, 1)
> +FIELD(FPSW, ENABLE, 10, 5)
> +FIELD(FPSW, FV, 26, 1)
> +FIELD(FPSW, FO, 27, 1)
> +FIELD(FPSW, FZ, 28, 1)
> +FIELD(FPSW, FU, 29, 1)
> +FIELD(FPSW, FX, 30, 1)
> +FIELD(FPSW, FLAGS, 26, 4)
> +FIELD(FPSW, FS, 31, 1)
> +
> +enum {
> +    NUM_REGS = 16,
> +};
> +
> +typedef struct CPURXState {
> +    /* CPU registers */
> +    uint32_t regs[NUM_REGS];    /* general registers */
> +    uint32_t psw_o;             /* O bit of status register */
> +    uint32_t psw_s;             /* S bit of status register */
> +    uint32_t psw_z;             /* Z bit of status register */
> +    uint32_t psw_c;             /* C bit of status register */
> +    uint32_t psw_u;
> +    uint32_t psw_i;
> +    uint32_t psw_pm;
> +    uint32_t psw_ipl;
> +    uint32_t bpsw;              /* backup status */
> +    uint32_t bpc;               /* backup pc */
> +    uint32_t isp;               /* global base register */
> +    uint32_t usp;               /* vector base register */
> +    uint32_t pc;                /* program counter */
> +    uint32_t intb;              /* interrupt vector */
> +    uint32_t fintv;
> +    uint32_t fpsw;
> +    uint64_t acc;
> +
> +    /* Fields up to this point are cleared by a CPU reset */
> +    struct {} end_reset_fields;
> +
> +    /* Internal use */
> +    uint32_t in_sleep;
> +    uint32_t req_irq;           /* Requested interrupt no (hard) */
> +    uint32_t req_ipl;           /* Requested interrupt level */
> +    uint32_t ack_irq;           /* execute irq */
> +    uint32_t ack_ipl;           /* execute ipl */
> +    float_status fp_status;
> +    qemu_irq ack;               /* Interrupt acknowledge */
> +} CPURXState;
> +
> +/*
> + * RXCPU:
> + * @env: #CPURXState
> + *
> + * A RX CPU
> + */
> +struct RXCPU {
> +    /*< private >*/
> +    CPUState parent_obj;
> +    /*< public >*/
> +
> +    CPUNegativeOffsetState neg;
> +    CPURXState env;
> +};
> +
> +typedef struct RXCPU RXCPU;
> +typedef RXCPU ArchCPU;
> +
> +#define ENV_OFFSET offsetof(RXCPU, env)
> +
> +#define RX_CPU_TYPE_SUFFIX "-" TYPE_RX_CPU
> +#define RX_CPU_TYPE_NAME(model) model RX_CPU_TYPE_SUFFIX
> +#define CPU_RESOLVING_TYPE TYPE_RX_CPU
> +
> +extern const char rx_crname[][6];
> +
> +void rx_cpu_do_interrupt(CPUState *cpu);
> +bool rx_cpu_exec_interrupt(CPUState *cpu, int int_req);
> +void rx_cpu_dump_state(CPUState *cpu, FILE *f, int flags);
> +int rx_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
> +int rx_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
> +hwaddr rx_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
> +
> +void rx_translate_init(void);
> +int cpu_rx_signal_handler(int host_signum, void *pinfo,
> +                           void *puc);
> +
> +void rx_cpu_list(void);
> +void rx_cpu_unpack_psw(CPURXState *env, uint32_t psw, int rte);
> +
> +#define cpu_signal_handler cpu_rx_signal_handler
> +#define cpu_list rx_cpu_list
> +
> +#include "exec/cpu-all.h"
> +
> +#define CPU_INTERRUPT_SOFT CPU_INTERRUPT_TGT_INT_0
> +#define CPU_INTERRUPT_FIR  CPU_INTERRUPT_TGT_INT_1
> +
> +#define RX_CPU_IRQ 0
> +#define RX_CPU_FIR 1
> +
> +static inline void cpu_get_tb_cpu_state(CPURXState *env, target_ulong
> *pc,
> +                                        target_ulong *cs_base, uint32_t
> *flags)
> +{
> +    *pc = env->pc;
> +    *cs_base = 0;
> +    *flags = FIELD_DP32(0, PSW, PM, env->psw_pm);
> +}
> +
> +static inline int cpu_mmu_index(CPURXState *env, bool ifetch)
> +{
> +    return 0;
> +}
> +
> +static inline uint32_t rx_cpu_pack_psw(CPURXState *env)
> +{
> +    uint32_t psw = 0;
> +    psw = FIELD_DP32(psw, PSW, IPL, env->psw_ipl);
> +    psw = FIELD_DP32(psw, PSW, PM,  env->psw_pm);
> +    psw = FIELD_DP32(psw, PSW, U,   env->psw_u);
> +    psw = FIELD_DP32(psw, PSW, I,   env->psw_i);
> +    psw = FIELD_DP32(psw, PSW, O,   env->psw_o >> 31);
> +    psw = FIELD_DP32(psw, PSW, S,   env->psw_s >> 31);
> +    psw = FIELD_DP32(psw, PSW, Z,   env->psw_z == 0);
> +    psw = FIELD_DP32(psw, PSW, C,   env->psw_c);
> +    return psw;
> +}
> +
> +#endif /* RX_CPU_H */
> diff --git a/target/rx/cpu.c b/target/rx/cpu.c
> new file mode 100644
> index 0000000000..ea38639f47
> --- /dev/null
> +++ b/target/rx/cpu.c
> @@ -0,0 +1,217 @@
> +/*
> + * QEMU RX CPU
> + *
> + * Copyright (c) 2019 Yoshinori Sato
> + *
> + * This program is free software; you can redistribute it and/or modify it
> + * under the terms and conditions of the GNU General Public License,
> + * version 2 or later, as published by the Free Software Foundation.
> + *
> + * This program is distributed in the hope it will be useful, but WITHOUT
> + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
> + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
> for
> + * more details.
> + *
> + * You should have received a copy of the GNU General Public License
> along with
> + * this program.  If not, see <http://www.gnu.org/licenses/>.
> + */
> +
> +#include "qemu/osdep.h"
> +#include "qemu/qemu-print.h"
> +#include "qapi/error.h"
> +#include "cpu.h"
> +#include "qemu-common.h"
> +#include "migration/vmstate.h"
> +#include "exec/exec-all.h"
> +#include "hw/loader.h"
> +#include "fpu/softfloat.h"
> +
> +static void rx_cpu_set_pc(CPUState *cs, vaddr value)
> +{
> +    RXCPU *cpu = RXCPU(cs);
> +
> +    cpu->env.pc = value;
> +}
> +
> +static void rx_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock
> *tb)
> +{
> +    RXCPU *cpu = RXCPU(cs);
> +
> +    cpu->env.pc = tb->pc;
> +}
> +
> +static bool rx_cpu_has_work(CPUState *cs)
> +{
> +    return cs->interrupt_request &
> +        (CPU_INTERRUPT_HARD | CPU_INTERRUPT_FIR);
> +}
> +
> +static void rx_cpu_reset(CPUState *s)
> +{
> +    RXCPU *cpu = RXCPU(s);
> +    RXCPUClass *rcc = RXCPU_GET_CLASS(cpu);
> +    CPURXState *env = &cpu->env;
> +    uint32_t *resetvec;
> +
> +    rcc->parent_reset(s);
> +
> +    memset(env, 0, offsetof(CPURXState, end_reset_fields));
> +
> +    resetvec = rom_ptr(0xfffffffc, 4);
> +    if (resetvec) {
> +        /* In the case of kernel, it is ignored because it is not set. */
> +        env->pc = ldl_p(resetvec);
> +    }
> +    rx_cpu_unpack_psw(env, 0, 1);
> +    env->regs[0] = env->isp = env->usp = 0;
> +    env->fpsw = 0;
> +    set_flush_to_zero(1, &env->fp_status);
> +    set_flush_inputs_to_zero(1, &env->fp_status);
> +}
> +
> +static void rx_cpu_list_entry(gpointer data, gpointer user_data)
> +{
> +    const char *typename = object_class_get_name(OBJECT_CLASS(data));
> +
> +    qemu_printf("%s\n", typename);
> +}
> +
> +void rx_cpu_list(void)
> +{
> +    GSList *list;
> +    list = object_class_get_list_sorted(TYPE_RX_CPU, false);
> +    g_slist_foreach(list, rx_cpu_list_entry, NULL);
> +    g_slist_free(list);
> +}
> +
> +static ObjectClass *rx_cpu_class_by_name(const char *cpu_model)
> +{
> +    ObjectClass *oc;
> +
> +    oc = object_class_by_name(cpu_model);
> +    if (object_class_dynamic_cast(oc, TYPE_RX_CPU) == NULL ||
> +        object_class_is_abstract(oc)) {
> +        oc = NULL;
> +    }
> +
> +    return oc;
> +}
> +
> +static void rx_cpu_realize(DeviceState *dev, Error **errp)
> +{
> +    CPUState *cs = CPU(dev);
> +    RXCPUClass *rcc = RXCPU_GET_CLASS(dev);
> +    Error *local_err = NULL;
> +
> +    cpu_exec_realizefn(cs, &local_err);
> +    if (local_err != NULL) {
> +        error_propagate(errp, local_err);
> +        return;
> +    }
> +
> +    cpu_reset(cs);
> +    qemu_init_vcpu(cs);
> +
> +    rcc->parent_realize(dev, errp);
> +}
> +
> +static void rx_cpu_set_irq(void *opaque, int no, int request)
> +{
> +    RXCPU *cpu = opaque;
> +    CPUState *cs = CPU(cpu);
> +    int irq = request & 0xff;
> +
> +    static const int mask[] = {
> +        [RX_CPU_IRQ] = CPU_INTERRUPT_HARD,
> +        [RX_CPU_FIR] = CPU_INTERRUPT_FIR,
> +    };
> +    if (irq) {
> +        cpu->env.req_irq = irq;
> +        cpu->env.req_ipl = (request >> 8) & 0x0f;
> +        cpu_interrupt(cs, mask[no]);
> +    } else {
> +        cpu_reset_interrupt(cs, mask[no]);
> +    }
> +}
> +
> +static void rx_cpu_disas_set_info(CPUState *cpu, disassemble_info *info)
> +{
> +    info->mach = bfd_mach_rx;
> +    info->print_insn = print_insn_rx;
> +}
> +
> +static bool rx_cpu_tlb_fill(CPUState *cs, vaddr addr, int size,
> +                            MMUAccessType access_type, int mmu_idx,
> +                            bool probe, uintptr_t retaddr)
> +{
> +    uint32_t address, physical, prot;
> +
> +    /* Linear mapping */
> +    address = physical = addr & TARGET_PAGE_MASK;
> +    prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
> +    tlb_set_page(cs, address, physical, prot, mmu_idx, TARGET_PAGE_SIZE);
> +    return true;
> +}
> +
> +static void rx_cpu_init(Object *obj)
> +{
> +    CPUState *cs = CPU(obj);
> +    RXCPU *cpu = RXCPU(obj);
> +    CPURXState *env = &cpu->env;
> +
> +    cpu_set_cpustate_pointers(cpu);
> +    cs->env_ptr = env;
> +    qdev_init_gpio_in(DEVICE(cpu), rx_cpu_set_irq, 2);
> +}
> +
> +static void rx_cpu_class_init(ObjectClass *klass, void *data)
> +{
> +    DeviceClass *dc = DEVICE_CLASS(klass);
> +    CPUClass *cc = CPU_CLASS(klass);
> +    RXCPUClass *rcc = RXCPU_CLASS(klass);
> +
> +    device_class_set_parent_realize(dc, rx_cpu_realize,
> +                                    &rcc->parent_realize);
> +
> +    rcc->parent_reset = cc->reset;
> +    cc->reset = rx_cpu_reset;
> +
> +    cc->class_by_name = rx_cpu_class_by_name;
> +    cc->has_work = rx_cpu_has_work;
> +    cc->do_interrupt = rx_cpu_do_interrupt;
> +    cc->cpu_exec_interrupt = rx_cpu_exec_interrupt;
> +    cc->dump_state = rx_cpu_dump_state;
> +    cc->set_pc = rx_cpu_set_pc;
> +    cc->synchronize_from_tb = rx_cpu_synchronize_from_tb;
> +    cc->gdb_read_register = rx_cpu_gdb_read_register;
> +    cc->gdb_write_register = rx_cpu_gdb_write_register;
> +    cc->get_phys_page_debug = rx_cpu_get_phys_page_debug;
> +    cc->disas_set_info = rx_cpu_disas_set_info;
> +    cc->tcg_initialize = rx_translate_init;
> +    cc->tlb_fill = rx_cpu_tlb_fill;
> +
> +    cc->gdb_num_core_regs = 26;
> +}
> +
> +static const TypeInfo rx_cpu_info = {
> +    .name = TYPE_RX_CPU,
> +    .parent = TYPE_CPU,
> +    .instance_size = sizeof(RXCPU),
> +    .instance_init = rx_cpu_init,
> +    .abstract = true,
> +    .class_size = sizeof(RXCPUClass),
> +    .class_init = rx_cpu_class_init,
> +};
> +
> +static const TypeInfo rx62n_rx_cpu_info = {
> +    .name = TYPE_RX62N_CPU,
> +    .parent = TYPE_RX_CPU,
> +};
> +
> +static void rx_cpu_register_types(void)
> +{
> +    type_register_static(&rx_cpu_info);
> +    type_register_static(&rx62n_rx_cpu_info);
> +}
> +
> +type_init(rx_cpu_register_types)
> diff --git a/target/rx/gdbstub.c b/target/rx/gdbstub.c
> new file mode 100644
> index 0000000000..d76ca52e82
> --- /dev/null
> +++ b/target/rx/gdbstub.c
> @@ -0,0 +1,112 @@
> +/*
> + * RX gdb server stub
> + *
> + * Copyright (c) 2019 Yoshinori Sato
> + *
> + * This program is free software; you can redistribute it and/or modify it
> + * under the terms and conditions of the GNU General Public License,
> + * version 2 or later, as published by the Free Software Foundation.
> + *
> + * This program is distributed in the hope it will be useful, but WITHOUT
> + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
> + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
> for
> + * more details.
> + *
> + * You should have received a copy of the GNU General Public License
> along with
> + * this program.  If not, see <http://www.gnu.org/licenses/>.
> + */
> +#include "qemu/osdep.h"
> +#include "qemu-common.h"
> +#include "cpu.h"
> +#include "exec/gdbstub.h"
> +
> +int rx_cpu_gdb_read_register(CPUState *cs, uint8_t *mem_buf, int n)
> +{
> +    RXCPU *cpu = RXCPU(cs);
> +    CPURXState *env = &cpu->env;
> +
> +    switch (n) {
> +    case 0 ... 15:
> +        return gdb_get_regl(mem_buf, env->regs[n]);
> +    case 16:
> +        return gdb_get_regl(mem_buf, (env->psw_u) ? env->regs[0] :
> env->usp);
> +    case 17:
> +        return gdb_get_regl(mem_buf, (!env->psw_u) ? env->regs[0] :
> env->isp);
> +    case 18:
> +        return gdb_get_regl(mem_buf, rx_cpu_pack_psw(env));
> +    case 19:
> +        return gdb_get_regl(mem_buf, env->pc);
> +    case 20:
> +        return gdb_get_regl(mem_buf, env->intb);
> +    case 21:
> +        return gdb_get_regl(mem_buf, env->bpsw);
> +    case 22:
> +        return gdb_get_regl(mem_buf, env->bpc);
> +    case 23:
> +        return gdb_get_regl(mem_buf, env->fintv);
> +    case 24:
> +        return gdb_get_regl(mem_buf, env->fpsw);
> +    case 25:
> +        return 0;
> +    }
> +    return 0;
> +}
> +
> +int rx_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
> +{
> +    RXCPU *cpu = RXCPU(cs);
> +    CPURXState *env = &cpu->env;
> +    uint32_t psw;
> +    switch (n) {
> +    case 0 ... 15:
> +        env->regs[n] = ldl_p(mem_buf);
> +        if (n == 0) {
> +            if (env->psw_u) {
> +                env->usp = env->regs[0];
> +            } else {
> +                env->isp = env->regs[0];
> +            }
> +        }
> +        break;
> +    case 16:
> +        env->usp = ldl_p(mem_buf);
> +        if (env->psw_u) {
> +            env->regs[0] = ldl_p(mem_buf);
> +        }
> +        break;
> +    case 17:
> +        env->isp = ldl_p(mem_buf);
> +        if (!env->psw_u) {
> +            env->regs[0] = ldl_p(mem_buf);
> +        }
> +        break;
> +    case 18:
> +        psw = ldl_p(mem_buf);
> +        rx_cpu_unpack_psw(env, psw, 1);
> +        break;
> +    case 19:
> +        env->pc = ldl_p(mem_buf);
> +        break;
> +    case 20:
> +        env->intb = ldl_p(mem_buf);
> +        break;
> +    case 21:
> +        env->bpsw = ldl_p(mem_buf);
> +        break;
> +    case 22:
> +        env->bpc = ldl_p(mem_buf);
> +        break;
> +    case 23:
> +        env->fintv = ldl_p(mem_buf);
> +        break;
> +    case 24:
> +        env->fpsw = ldl_p(mem_buf);
> +        break;
> +    case 25:
> +        return 8;
> +    default:
> +        return 0;
> +    }
> +
> +    return 4;
> +}
> diff --git a/target/rx/Makefile.objs b/target/rx/Makefile.objs
> index aa6f2d2d6c..a0018d5bc5 100644
> --- a/target/rx/Makefile.objs
> +++ b/target/rx/Makefile.objs
> @@ -1,5 +1,4 @@
>  obj-y += translate.o op_helper.o helper.o cpu.o gdbstub.o disas.o
> -obj-$(CONFIG_SOFTMMU) += monitor.o
>
>  DECODETREE = $(SRC_PATH)/scripts/decodetree.py
>
> --
> 2.20.1
>
>
>
Philippe Mathieu-Daudé Dec. 21, 2019, 4:55 p.m. UTC | #2
On 12/21/19 5:03 PM, Aleksandar Markovic wrote:
> 
> 
> On Saturday, December 21, 2019, Yoshinori Sato 
> <ysato@users.sourceforge.jp <mailto:ysato@users.sourceforge.jp>> wrote:
> 
>     Signed-off-by: Yoshinori Sato <ysato@users.sourceforge.jp
>     <mailto:ysato@users.sourceforge.jp>>
> 
>     Message-Id: <20190616142836.10614-4-ysato@users.sourceforge.jp
>     <mailto:20190616142836.10614-4-ysato@users.sourceforge.jp>>
>     Reviewed-by: Richard Henderson <richard.henderson@linaro.org
>     <mailto:richard.henderson@linaro.org>>
>     Message-Id: <20190607091116.49044-4-ysato@users.sourceforge.jp
>     <mailto:20190607091116.49044-4-ysato@users.sourceforge.jp>>
> 
> 
> Hi, Yoshinori,
> 
> I noticed you have a lot of line like this
> 
> Message-Id: <20190607091116.49044-9-ysato@users.sourceforge.jp 
> <mailto:20190607091116.49044-9-ysato@users.sourceforge.jp>>
> 
> ... sometimes even several in the same message.
> 
> May I ask you to delete *all* such lines from commit messages, and 
> resend the series?

I expected this series to be ready for merge, and asked Richard if he 
could do that to avoid a respin of new version, but apparently Yoshinori 
missed my comment:
https://www.mail-archive.com/qemu-devel@nongnu.org/msg664071.html

> 
> Also, I don't see  the documentation update for the new target. Please 
> provide dome appropriate content in qemu-doc.texi (
> https://github.com/qemu/qemu/blob/master/qemu-doc.texi ), and include it 
> in the next version.
> 
> Best regards,
> 
> Aleksandar
Yoshinori Sato Dec. 22, 2019, 3:34 p.m. UTC | #3
On Sun, 22 Dec 2019 01:03:04 +0900,
Aleksandar Markovic wrote:
> 
> [1  <text/plain; UTF-8 (quoted-printable)>]
> [2  <text/html; UTF-8 (quoted-printable)>]
> On Saturday, December 21, 2019, Yoshinori Sato <ysato@users.sourceforge.jp>
> wrote:
> 
>     Signed-off-by: Yoshinori Sato <ysato@users.sourceforge.jp>
>    
>     Message-Id: <20190616142836.10614-4-ysato@users.sourceforge.jp>
>     Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
>     Message-Id: <20190607091116.49044-4-ysato@users.sourceforge.jp>
> 
> Hi, Yoshinori,
> 
> I noticed you have a lot of line like this
> 
> Message-Id: <20190607091116.49044-9-ysato@users.sourceforge.jp>
> 
> ... sometimes even several in the same message.
> 
> May I ask you to delete *all* such lines from commit messages, and resend the
> series?
> 
> Also, I don't see  the documentation update for the new target. Please provide
> dome appropriate content in qemu-doc.texi (
> https://github.com/qemu/qemu/blob/master/qemu-doc.texi ), and include it in
> the next version.
> 
> Best regards,
> 
> Aleksandar

OK. I will update.
Thanks.
 
> 
>     Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
>     [PMD: Use newer QOM style, split cpu-qom.h, restrict access to
>      extable array, use rx_cpu_tlb_fill() extracted from patch of
>      Yoshinori Sato 'Convert to CPUClass::tlb_fill']
>     Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
>     Acked-by: Igor Mammedov <imammedo@redhat.com>
>     Signed-off-by: Yoshinori Sato <ysato@users.sourceforge.jp>
>     ---
>      target/rx/cpu-param.h   |  31 ++++++
>      target/rx/cpu-qom.h     |  42 ++++++++
>      target/rx/cpu.h         | 181 +++++++++++++++++++++++++++++++++
>      target/rx/cpu.c         | 217 ++++++++++++++++++++++++++++++++++++++++
>      target/rx/gdbstub.c     | 112 +++++++++++++++++++++
>      target/rx/Makefile.objs |   1 -
>      6 files changed, 583 insertions(+), 1 deletion(-)
>      create mode 100644 target/rx/cpu-param.h
>      create mode 100644 target/rx/cpu-qom.h
>      create mode 100644 target/rx/cpu.h
>      create mode 100644 target/rx/cpu.c
>      create mode 100644 target/rx/gdbstub.c
>    
>     diff --git a/target/rx/cpu-param.h b/target/rx/cpu-param.h
>     new file mode 100644
>     index 0000000000..5da87fbebe
>     --- /dev/null
>     +++ b/target/rx/cpu-param.h
>     @@ -0,0 +1,31 @@
>     +/*
>     + *  RX cpu parameters
>     + *
>     + *  Copyright (c) 2019 Yoshinori Sato
>     + *
>     + * This program is free software; you can redistribute it and/or modify
>     it
>     + * under the terms and conditions of the GNU General Public License,
>     + * version 2 or later, as published by the Free Software Foundation.
>     + *
>     + * This program is distributed in the hope it will be useful, but WITHOUT
>     + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
>     + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
>     for
>     + * more details.
>     + *
>     + * You should have received a copy of the GNU General Public License
>     along with
>     + * this program.  If not, see <http://www.gnu.org/licenses/>.
>     + */
>     +
>     +#ifndef RX_CPU_PARAM_H
>     +#define RX_CPU_PARAM_H
>     +
>     +#define TARGET_LONG_BITS 32
>     +#define TARGET_PAGE_BITS 12
>     +
>     +#define TARGET_PHYS_ADDR_SPACE_BITS 32
>     +#define TARGET_VIRT_ADDR_SPACE_BITS 32
>     +
>     +#define NB_MMU_MODES 1
>     +#define MMU_MODE0_SUFFIX _all
>     +
>     +#endif
>     diff --git a/target/rx/cpu-qom.h b/target/rx/cpu-qom.h
>     new file mode 100644
>     index 0000000000..8328900f3f
>     --- /dev/null
>     +++ b/target/rx/cpu-qom.h
>     @@ -0,0 +1,42 @@
>     +#ifndef QEMU_RX_CPU_QOM_H
>     +#define QEMU_RX_CPU_QOM_H
>     +
>     +#include "hw/core/cpu.h"
>     +/*
>     + * RX CPU
>     + *
>     + * Copyright (c) 2019 Yoshinori Sato
>     + * SPDX-License-Identifier: LGPL-2.0+
>     + */
>     +
>     +#define TYPE_RX_CPU "rx-cpu"
>     +
>     +#define TYPE_RX62N_CPU RX_CPU_TYPE_NAME("rx62n")
>     +
>     +#define RXCPU_CLASS(klass) \
>     +    OBJECT_CLASS_CHECK(RXCPUClass, (klass), TYPE_RX_CPU)
>     +#define RXCPU(obj) \
>     +    OBJECT_CHECK(RXCPU, (obj), TYPE_RX_CPU)
>     +#define RXCPU_GET_CLASS(obj) \
>     +    OBJECT_GET_CLASS(RXCPUClass, (obj), TYPE_RX_CPU)
>     +
>     +/*
>     + * RXCPUClass:
>     + * @parent_realize: The parent class' realize handler.
>     + * @parent_reset: The parent class' reset handler.
>     + *
>     + * A RX CPU model.
>     + */
>     +typedef struct RXCPUClass {
>     +    /*< private >*/
>     +    CPUClass parent_class;
>     +    /*< public >*/
>     +
>     +    DeviceRealize parent_realize;
>     +    void (*parent_reset)(CPUState *cpu);
>     +
>     +} RXCPUClass;
>     +
>     +#define CPUArchState struct CPURXState
>     +
>     +#endif
>     diff --git a/target/rx/cpu.h b/target/rx/cpu.h
>     new file mode 100644
>     index 0000000000..2d1eb7665c
>     --- /dev/null
>     +++ b/target/rx/cpu.h
>     @@ -0,0 +1,181 @@
>     +/*
>     + *  RX emulation definition
>     + *
>     + *  Copyright (c) 2019 Yoshinori Sato
>     + *
>     + * This program is free software; you can redistribute it and/or modify
>     it
>     + * under the terms and conditions of the GNU General Public License,
>     + * version 2 or later, as published by the Free Software Foundation.
>     + *
>     + * This program is distributed in the hope it will be useful, but WITHOUT
>     + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
>     + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
>     for
>     + * more details.
>     + *
>     + * You should have received a copy of the GNU General Public License
>     along with
>     + * this program.  If not, see <http://www.gnu.org/licenses/>.
>     + */
>     +
>     +#ifndef RX_CPU_H
>     +#define RX_CPU_H
>     +
>     +#include "qemu/bitops.h"
>     +#include "qemu-common.h"
>     +#include "hw/registerfields.h"
>     +#include "cpu-qom.h"
>     +
>     +#include "exec/cpu-defs.h"
>     +
>     +/* PSW define */
>     +REG32(PSW, 0)
>     +FIELD(PSW, C, 0, 1)
>     +FIELD(PSW, Z, 1, 1)
>     +FIELD(PSW, S, 2, 1)
>     +FIELD(PSW, O, 3, 1)
>     +FIELD(PSW, I, 16, 1)
>     +FIELD(PSW, U, 17, 1)
>     +FIELD(PSW, PM, 20, 1)
>     +FIELD(PSW, IPL, 24, 4)
>     +
>     +/* FPSW define */
>     +REG32(FPSW, 0)
>     +FIELD(FPSW, RM, 0, 2)
>     +FIELD(FPSW, CV, 2, 1)
>     +FIELD(FPSW, CO, 3, 1)
>     +FIELD(FPSW, CZ, 4, 1)
>     +FIELD(FPSW, CU, 5, 1)
>     +FIELD(FPSW, CX, 6, 1)
>     +FIELD(FPSW, CE, 7, 1)
>     +FIELD(FPSW, CAUSE, 2, 6)
>     +FIELD(FPSW, DN, 8, 1)
>     +FIELD(FPSW, EV, 10, 1)
>     +FIELD(FPSW, EO, 11, 1)
>     +FIELD(FPSW, EZ, 12, 1)
>     +FIELD(FPSW, EU, 13, 1)
>     +FIELD(FPSW, EX, 14, 1)
>     +FIELD(FPSW, ENABLE, 10, 5)
>     +FIELD(FPSW, FV, 26, 1)
>     +FIELD(FPSW, FO, 27, 1)
>     +FIELD(FPSW, FZ, 28, 1)
>     +FIELD(FPSW, FU, 29, 1)
>     +FIELD(FPSW, FX, 30, 1)
>     +FIELD(FPSW, FLAGS, 26, 4)
>     +FIELD(FPSW, FS, 31, 1)
>     +
>     +enum {
>     +    NUM_REGS = 16,
>     +};
>     +
>     +typedef struct CPURXState {
>     +    /* CPU registers */
>     +    uint32_t regs[NUM_REGS];    /* general registers */
>     +    uint32_t psw_o;             /* O bit of status register */
>     +    uint32_t psw_s;             /* S bit of status register */
>     +    uint32_t psw_z;             /* Z bit of status register */
>     +    uint32_t psw_c;             /* C bit of status register */
>     +    uint32_t psw_u;
>     +    uint32_t psw_i;
>     +    uint32_t psw_pm;
>     +    uint32_t psw_ipl;
>     +    uint32_t bpsw;              /* backup status */
>     +    uint32_t bpc;               /* backup pc */
>     +    uint32_t isp;               /* global base register */
>     +    uint32_t usp;               /* vector base register */
>     +    uint32_t pc;                /* program counter */
>     +    uint32_t intb;              /* interrupt vector */
>     +    uint32_t fintv;
>     +    uint32_t fpsw;
>     +    uint64_t acc;
>     +
>     +    /* Fields up to this point are cleared by a CPU reset */
>     +    struct {} end_reset_fields;
>     +
>     +    /* Internal use */
>     +    uint32_t in_sleep;
>     +    uint32_t req_irq;           /* Requested interrupt no (hard) */
>     +    uint32_t req_ipl;           /* Requested interrupt level */
>     +    uint32_t ack_irq;           /* execute irq */
>     +    uint32_t ack_ipl;           /* execute ipl */
>     +    float_status fp_status;
>     +    qemu_irq ack;               /* Interrupt acknowledge */
>     +} CPURXState;
>     +
>     +/*
>     + * RXCPU:
>     + * @env: #CPURXState
>     + *
>     + * A RX CPU
>     + */
>     +struct RXCPU {
>     +    /*< private >*/
>     +    CPUState parent_obj;
>     +    /*< public >*/
>     +
>     +    CPUNegativeOffsetState neg;
>     +    CPURXState env;
>     +};
>     +
>     +typedef struct RXCPU RXCPU;
>     +typedef RXCPU ArchCPU;
>     +
>     +#define ENV_OFFSET offsetof(RXCPU, env)
>     +
>     +#define RX_CPU_TYPE_SUFFIX "-" TYPE_RX_CPU
>     +#define RX_CPU_TYPE_NAME(model) model RX_CPU_TYPE_SUFFIX
>     +#define CPU_RESOLVING_TYPE TYPE_RX_CPU
>     +
>     +extern const char rx_crname[][6];
>     +
>     +void rx_cpu_do_interrupt(CPUState *cpu);
>     +bool rx_cpu_exec_interrupt(CPUState *cpu, int int_req);
>     +void rx_cpu_dump_state(CPUState *cpu, FILE *f, int flags);
>     +int rx_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
>     +int rx_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
>     +hwaddr rx_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
>     +
>     +void rx_translate_init(void);
>     +int cpu_rx_signal_handler(int host_signum, void *pinfo,
>     +                           void *puc);
>     +
>     +void rx_cpu_list(void);
>     +void rx_cpu_unpack_psw(CPURXState *env, uint32_t psw, int rte);
>     +
>     +#define cpu_signal_handler cpu_rx_signal_handler
>     +#define cpu_list rx_cpu_list
>     +
>     +#include "exec/cpu-all.h"
>     +
>     +#define CPU_INTERRUPT_SOFT CPU_INTERRUPT_TGT_INT_0
>     +#define CPU_INTERRUPT_FIR  CPU_INTERRUPT_TGT_INT_1
>     +
>     +#define RX_CPU_IRQ 0
>     +#define RX_CPU_FIR 1
>     +
>     +static inline void cpu_get_tb_cpu_state(CPURXState *env, target_ulong
>     *pc,
>     +                                        target_ulong *cs_base, uint32_t
>     *flags)
>     +{
>     +    *pc = env->pc;
>     +    *cs_base = 0;
>     +    *flags = FIELD_DP32(0, PSW, PM, env->psw_pm);
>     +}
>     +
>     +static inline int cpu_mmu_index(CPURXState *env, bool ifetch)
>     +{
>     +    return 0;
>     +}
>     +
>     +static inline uint32_t rx_cpu_pack_psw(CPURXState *env)
>     +{
>     +    uint32_t psw = 0;
>     +    psw = FIELD_DP32(psw, PSW, IPL, env->psw_ipl);
>     +    psw = FIELD_DP32(psw, PSW, PM,  env->psw_pm);
>     +    psw = FIELD_DP32(psw, PSW, U,   env->psw_u);
>     +    psw = FIELD_DP32(psw, PSW, I,   env->psw_i);
>     +    psw = FIELD_DP32(psw, PSW, O,   env->psw_o >> 31);
>     +    psw = FIELD_DP32(psw, PSW, S,   env->psw_s >> 31);
>     +    psw = FIELD_DP32(psw, PSW, Z,   env->psw_z == 0);
>     +    psw = FIELD_DP32(psw, PSW, C,   env->psw_c);
>     +    return psw;
>     +}
>     +
>     +#endif /* RX_CPU_H */
>     diff --git a/target/rx/cpu.c b/target/rx/cpu.c
>     new file mode 100644
>     index 0000000000..ea38639f47
>     --- /dev/null
>     +++ b/target/rx/cpu.c
>     @@ -0,0 +1,217 @@
>     +/*
>     + * QEMU RX CPU
>     + *
>     + * Copyright (c) 2019 Yoshinori Sato
>     + *
>     + * This program is free software; you can redistribute it and/or modify
>     it
>     + * under the terms and conditions of the GNU General Public License,
>     + * version 2 or later, as published by the Free Software Foundation.
>     + *
>     + * This program is distributed in the hope it will be useful, but WITHOUT
>     + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
>     + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
>     for
>     + * more details.
>     + *
>     + * You should have received a copy of the GNU General Public License
>     along with
>     + * this program.  If not, see <http://www.gnu.org/licenses/>.
>     + */
>     +
>     +#include "qemu/osdep.h"
>     +#include "qemu/qemu-print.h"
>     +#include "qapi/error.h"
>     +#include "cpu.h"
>     +#include "qemu-common.h"
>     +#include "migration/vmstate.h"
>     +#include "exec/exec-all.h"
>     +#include "hw/loader.h"
>     +#include "fpu/softfloat.h"
>     +
>     +static void rx_cpu_set_pc(CPUState *cs, vaddr value)
>     +{
>     +    RXCPU *cpu = RXCPU(cs);
>     +
>     +    cpu->env.pc = value;
>     +}
>     +
>     +static void rx_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock
>     *tb)
>     +{
>     +    RXCPU *cpu = RXCPU(cs);
>     +
>     +    cpu->env.pc = tb->pc;
>     +}
>     +
>     +static bool rx_cpu_has_work(CPUState *cs)
>     +{
>     +    return cs->interrupt_request &
>     +        (CPU_INTERRUPT_HARD | CPU_INTERRUPT_FIR);
>     +}
>     +
>     +static void rx_cpu_reset(CPUState *s)
>     +{
>     +    RXCPU *cpu = RXCPU(s);
>     +    RXCPUClass *rcc = RXCPU_GET_CLASS(cpu);
>     +    CPURXState *env = &cpu->env;
>     +    uint32_t *resetvec;
>     +
>     +    rcc->parent_reset(s);
>     +
>     +    memset(env, 0, offsetof(CPURXState, end_reset_fields));
>     +
>     +    resetvec = rom_ptr(0xfffffffc, 4);
>     +    if (resetvec) {
>     +        /* In the case of kernel, it is ignored because it is not set. */
>     +        env->pc = ldl_p(resetvec);
>     +    }
>     +    rx_cpu_unpack_psw(env, 0, 1);
>     +    env->regs[0] = env->isp = env->usp = 0;
>     +    env->fpsw = 0;
>     +    set_flush_to_zero(1, &env->fp_status);
>     +    set_flush_inputs_to_zero(1, &env->fp_status);
>     +}
>     +
>     +static void rx_cpu_list_entry(gpointer data, gpointer user_data)
>     +{
>     +    const char *typename = object_class_get_name(OBJECT_CLASS(data));
>     +
>     +    qemu_printf("%s\n", typename);
>     +}
>     +
>     +void rx_cpu_list(void)
>     +{
>     +    GSList *list;
>     +    list = object_class_get_list_sorted(TYPE_RX_CPU, false);
>     +    g_slist_foreach(list, rx_cpu_list_entry, NULL);
>     +    g_slist_free(list);
>     +}
>     +
>     +static ObjectClass *rx_cpu_class_by_name(const char *cpu_model)
>     +{
>     +    ObjectClass *oc;
>     +
>     +    oc = object_class_by_name(cpu_model);
>     +    if (object_class_dynamic_cast(oc, TYPE_RX_CPU) == NULL ||
>     +        object_class_is_abstract(oc)) {
>     +        oc = NULL;
>     +    }
>     +
>     +    return oc;
>     +}
>     +
>     +static void rx_cpu_realize(DeviceState *dev, Error **errp)
>     +{
>     +    CPUState *cs = CPU(dev);
>     +    RXCPUClass *rcc = RXCPU_GET_CLASS(dev);
>     +    Error *local_err = NULL;
>     +
>     +    cpu_exec_realizefn(cs, &local_err);
>     +    if (local_err != NULL) {
>     +        error_propagate(errp, local_err);
>     +        return;
>     +    }
>     +
>     +    cpu_reset(cs);
>     +    qemu_init_vcpu(cs);
>     +
>     +    rcc->parent_realize(dev, errp);
>     +}
>     +
>     +static void rx_cpu_set_irq(void *opaque, int no, int request)
>     +{
>     +    RXCPU *cpu = opaque;
>     +    CPUState *cs = CPU(cpu);
>     +    int irq = request & 0xff;
>     +
>     +    static const int mask[] = {
>     +        [RX_CPU_IRQ] = CPU_INTERRUPT_HARD,
>     +        [RX_CPU_FIR] = CPU_INTERRUPT_FIR,
>     +    };
>     +    if (irq) {
>     +        cpu->env.req_irq = irq;
>     +        cpu->env.req_ipl = (request >> 8) & 0x0f;
>     +        cpu_interrupt(cs, mask[no]);
>     +    } else {
>     +        cpu_reset_interrupt(cs, mask[no]);
>     +    }
>     +}
>     +
>     +static void rx_cpu_disas_set_info(CPUState *cpu, disassemble_info *info)
>     +{
>     +    info->mach = bfd_mach_rx;
>     +    info->print_insn = print_insn_rx;
>     +}
>     +
>     +static bool rx_cpu_tlb_fill(CPUState *cs, vaddr addr, int size,
>     +                            MMUAccessType access_type, int mmu_idx,
>     +                            bool probe, uintptr_t retaddr)
>     +{
>     +    uint32_t address, physical, prot;
>     +
>     +    /* Linear mapping */
>     +    address = physical = addr & TARGET_PAGE_MASK;
>     +    prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
>     +    tlb_set_page(cs, address, physical, prot, mmu_idx, TARGET_PAGE_SIZE);
>     +    return true;
>     +}
>     +
>     +static void rx_cpu_init(Object *obj)
>     +{
>     +    CPUState *cs = CPU(obj);
>     +    RXCPU *cpu = RXCPU(obj);
>     +    CPURXState *env = &cpu->env;
>     +
>     +    cpu_set_cpustate_pointers(cpu);
>     +    cs->env_ptr = env;
>     +    qdev_init_gpio_in(DEVICE(cpu), rx_cpu_set_irq, 2);
>     +}
>     +
>     +static void rx_cpu_class_init(ObjectClass *klass, void *data)
>     +{
>     +    DeviceClass *dc = DEVICE_CLASS(klass);
>     +    CPUClass *cc = CPU_CLASS(klass);
>     +    RXCPUClass *rcc = RXCPU_CLASS(klass);
>     +
>     +    device_class_set_parent_realize(dc, rx_cpu_realize,
>     +                                    &rcc->parent_realize);
>     +
>     +    rcc->parent_reset = cc->reset;
>     +    cc->reset = rx_cpu_reset;
>     +
>     +    cc->class_by_name = rx_cpu_class_by_name;
>     +    cc->has_work = rx_cpu_has_work;
>     +    cc->do_interrupt = rx_cpu_do_interrupt;
>     +    cc->cpu_exec_interrupt = rx_cpu_exec_interrupt;
>     +    cc->dump_state = rx_cpu_dump_state;
>     +    cc->set_pc = rx_cpu_set_pc;
>     +    cc->synchronize_from_tb = rx_cpu_synchronize_from_tb;
>     +    cc->gdb_read_register = rx_cpu_gdb_read_register;
>     +    cc->gdb_write_register = rx_cpu_gdb_write_register;
>     +    cc->get_phys_page_debug = rx_cpu_get_phys_page_debug;
>     +    cc->disas_set_info = rx_cpu_disas_set_info;
>     +    cc->tcg_initialize = rx_translate_init;
>     +    cc->tlb_fill = rx_cpu_tlb_fill;
>     +
>     +    cc->gdb_num_core_regs = 26;
>     +}
>     +
>     +static const TypeInfo rx_cpu_info = {
>     +    .name = TYPE_RX_CPU,
>     +    .parent = TYPE_CPU,
>     +    .instance_size = sizeof(RXCPU),
>     +    .instance_init = rx_cpu_init,
>     +    .abstract = true,
>     +    .class_size = sizeof(RXCPUClass),
>     +    .class_init = rx_cpu_class_init,
>     +};
>     +
>     +static const TypeInfo rx62n_rx_cpu_info = {
>     +    .name = TYPE_RX62N_CPU,
>     +    .parent = TYPE_RX_CPU,
>     +};
>     +
>     +static void rx_cpu_register_types(void)
>     +{
>     +    type_register_static(&rx_cpu_info);
>     +    type_register_static(&rx62n_rx_cpu_info);
>     +}
>     +
>     +type_init(rx_cpu_register_types)
>     diff --git a/target/rx/gdbstub.c b/target/rx/gdbstub.c
>     new file mode 100644
>     index 0000000000..d76ca52e82
>     --- /dev/null
>     +++ b/target/rx/gdbstub.c
>     @@ -0,0 +1,112 @@
>     +/*
>     + * RX gdb server stub
>     + *
>     + * Copyright (c) 2019 Yoshinori Sato
>     + *
>     + * This program is free software; you can redistribute it and/or modify
>     it
>     + * under the terms and conditions of the GNU General Public License,
>     + * version 2 or later, as published by the Free Software Foundation.
>     + *
>     + * This program is distributed in the hope it will be useful, but WITHOUT
>     + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
>     + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
>     for
>     + * more details.
>     + *
>     + * You should have received a copy of the GNU General Public License
>     along with
>     + * this program.  If not, see <http://www.gnu.org/licenses/>.
>     + */
>     +#include "qemu/osdep.h"
>     +#include "qemu-common.h"
>     +#include "cpu.h"
>     +#include "exec/gdbstub.h"
>     +
>     +int rx_cpu_gdb_read_register(CPUState *cs, uint8_t *mem_buf, int n)
>     +{
>     +    RXCPU *cpu = RXCPU(cs);
>     +    CPURXState *env = &cpu->env;
>     +
>     +    switch (n) {
>     +    case 0 ... 15:
>     +        return gdb_get_regl(mem_buf, env->regs[n]);
>     +    case 16:
>     +        return gdb_get_regl(mem_buf, (env->psw_u) ? env->regs[0] : env->
>     usp);
>     +    case 17:
>     +        return gdb_get_regl(mem_buf, (!env->psw_u) ? env->regs[0] : env->
>     isp);
>     +    case 18:
>     +        return gdb_get_regl(mem_buf, rx_cpu_pack_psw(env));
>     +    case 19:
>     +        return gdb_get_regl(mem_buf, env->pc);
>     +    case 20:
>     +        return gdb_get_regl(mem_buf, env->intb);
>     +    case 21:
>     +        return gdb_get_regl(mem_buf, env->bpsw);
>     +    case 22:
>     +        return gdb_get_regl(mem_buf, env->bpc);
>     +    case 23:
>     +        return gdb_get_regl(mem_buf, env->fintv);
>     +    case 24:
>     +        return gdb_get_regl(mem_buf, env->fpsw);
>     +    case 25:
>     +        return 0;
>     +    }
>     +    return 0;
>     +}
>     +
>     +int rx_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
>     +{
>     +    RXCPU *cpu = RXCPU(cs);
>     +    CPURXState *env = &cpu->env;
>     +    uint32_t psw;
>     +    switch (n) {
>     +    case 0 ... 15:
>     +        env->regs[n] = ldl_p(mem_buf);
>     +        if (n == 0) {
>     +            if (env->psw_u) {
>     +                env->usp = env->regs[0];
>     +            } else {
>     +                env->isp = env->regs[0];
>     +            }
>     +        }
>     +        break;
>     +    case 16:
>     +        env->usp = ldl_p(mem_buf);
>     +        if (env->psw_u) {
>     +            env->regs[0] = ldl_p(mem_buf);
>     +        }
>     +        break;
>     +    case 17:
>     +        env->isp = ldl_p(mem_buf);
>     +        if (!env->psw_u) {
>     +            env->regs[0] = ldl_p(mem_buf);
>     +        }
>     +        break;
>     +    case 18:
>     +        psw = ldl_p(mem_buf);
>     +        rx_cpu_unpack_psw(env, psw, 1);
>     +        break;
>     +    case 19:
>     +        env->pc = ldl_p(mem_buf);
>     +        break;
>     +    case 20:
>     +        env->intb = ldl_p(mem_buf);
>     +        break;
>     +    case 21:
>     +        env->bpsw = ldl_p(mem_buf);
>     +        break;
>     +    case 22:
>     +        env->bpc = ldl_p(mem_buf);
>     +        break;
>     +    case 23:
>     +        env->fintv = ldl_p(mem_buf);
>     +        break;
>     +    case 24:
>     +        env->fpsw = ldl_p(mem_buf);
>     +        break;
>     +    case 25:
>     +        return 8;
>     +    default:
>     +        return 0;
>     +    }
>     +
>     +    return 4;
>     +}
>     diff --git a/target/rx/Makefile.objs b/target/rx/Makefile.objs
>     index aa6f2d2d6c..a0018d5bc5 100644
>     --- a/target/rx/Makefile.objs
>     +++ b/target/rx/Makefile.objs
>     @@ -1,5 +1,4 @@
>      obj-y += translate.o op_helper.o helper.o cpu.o gdbstub.o disas.o
>     -obj-$(CONFIG_SOFTMMU) += monitor.o
>    
>      DECODETREE = $(SRC_PATH)/scripts/decodetree.py
>      
>     --
>     2.20.1
> 
>
diff mbox series

Patch

diff --git a/target/rx/cpu-param.h b/target/rx/cpu-param.h
new file mode 100644
index 0000000000..5da87fbebe
--- /dev/null
+++ b/target/rx/cpu-param.h
@@ -0,0 +1,31 @@ 
+/*
+ *  RX cpu parameters
+ *
+ *  Copyright (c) 2019 Yoshinori Sato
+ *
+ * This program is free software; you can redistribute it and/or modify it
+ * under the terms and conditions of the GNU General Public License,
+ * version 2 or later, as published by the Free Software Foundation.
+ *
+ * This program is distributed in the hope it will be useful, but WITHOUT
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
+ * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
+ * more details.
+ *
+ * You should have received a copy of the GNU General Public License along with
+ * this program.  If not, see <http://www.gnu.org/licenses/>.
+ */
+
+#ifndef RX_CPU_PARAM_H
+#define RX_CPU_PARAM_H
+
+#define TARGET_LONG_BITS 32
+#define TARGET_PAGE_BITS 12
+
+#define TARGET_PHYS_ADDR_SPACE_BITS 32
+#define TARGET_VIRT_ADDR_SPACE_BITS 32
+
+#define NB_MMU_MODES 1
+#define MMU_MODE0_SUFFIX _all
+
+#endif
diff --git a/target/rx/cpu-qom.h b/target/rx/cpu-qom.h
new file mode 100644
index 0000000000..8328900f3f
--- /dev/null
+++ b/target/rx/cpu-qom.h
@@ -0,0 +1,42 @@ 
+#ifndef QEMU_RX_CPU_QOM_H
+#define QEMU_RX_CPU_QOM_H
+
+#include "hw/core/cpu.h"
+/*
+ * RX CPU
+ *
+ * Copyright (c) 2019 Yoshinori Sato
+ * SPDX-License-Identifier: LGPL-2.0+
+ */
+
+#define TYPE_RX_CPU "rx-cpu"
+
+#define TYPE_RX62N_CPU RX_CPU_TYPE_NAME("rx62n")
+
+#define RXCPU_CLASS(klass) \
+    OBJECT_CLASS_CHECK(RXCPUClass, (klass), TYPE_RX_CPU)
+#define RXCPU(obj) \
+    OBJECT_CHECK(RXCPU, (obj), TYPE_RX_CPU)
+#define RXCPU_GET_CLASS(obj) \
+    OBJECT_GET_CLASS(RXCPUClass, (obj), TYPE_RX_CPU)
+
+/*
+ * RXCPUClass:
+ * @parent_realize: The parent class' realize handler.
+ * @parent_reset: The parent class' reset handler.
+ *
+ * A RX CPU model.
+ */
+typedef struct RXCPUClass {
+    /*< private >*/
+    CPUClass parent_class;
+    /*< public >*/
+
+    DeviceRealize parent_realize;
+    void (*parent_reset)(CPUState *cpu);
+
+} RXCPUClass;
+
+#define CPUArchState struct CPURXState
+
+#endif
diff --git a/target/rx/cpu.h b/target/rx/cpu.h
new file mode 100644
index 0000000000..2d1eb7665c
--- /dev/null
+++ b/target/rx/cpu.h
@@ -0,0 +1,181 @@ 
+/*
+ *  RX emulation definition
+ *
+ *  Copyright (c) 2019 Yoshinori Sato
+ *
+ * This program is free software; you can redistribute it and/or modify it
+ * under the terms and conditions of the GNU General Public License,
+ * version 2 or later, as published by the Free Software Foundation.
+ *
+ * This program is distributed in the hope it will be useful, but WITHOUT
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
+ * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
+ * more details.
+ *
+ * You should have received a copy of the GNU General Public License along with
+ * this program.  If not, see <http://www.gnu.org/licenses/>.
+ */
+
+#ifndef RX_CPU_H
+#define RX_CPU_H
+
+#include "qemu/bitops.h"
+#include "qemu-common.h"
+#include "hw/registerfields.h"
+#include "cpu-qom.h"
+
+#include "exec/cpu-defs.h"
+
+/* PSW define */
+REG32(PSW, 0)
+FIELD(PSW, C, 0, 1)
+FIELD(PSW, Z, 1, 1)
+FIELD(PSW, S, 2, 1)
+FIELD(PSW, O, 3, 1)
+FIELD(PSW, I, 16, 1)
+FIELD(PSW, U, 17, 1)
+FIELD(PSW, PM, 20, 1)
+FIELD(PSW, IPL, 24, 4)
+
+/* FPSW define */
+REG32(FPSW, 0)
+FIELD(FPSW, RM, 0, 2)
+FIELD(FPSW, CV, 2, 1)
+FIELD(FPSW, CO, 3, 1)
+FIELD(FPSW, CZ, 4, 1)
+FIELD(FPSW, CU, 5, 1)
+FIELD(FPSW, CX, 6, 1)
+FIELD(FPSW, CE, 7, 1)
+FIELD(FPSW, CAUSE, 2, 6)
+FIELD(FPSW, DN, 8, 1)
+FIELD(FPSW, EV, 10, 1)
+FIELD(FPSW, EO, 11, 1)
+FIELD(FPSW, EZ, 12, 1)
+FIELD(FPSW, EU, 13, 1)
+FIELD(FPSW, EX, 14, 1)
+FIELD(FPSW, ENABLE, 10, 5)
+FIELD(FPSW, FV, 26, 1)
+FIELD(FPSW, FO, 27, 1)
+FIELD(FPSW, FZ, 28, 1)
+FIELD(FPSW, FU, 29, 1)
+FIELD(FPSW, FX, 30, 1)
+FIELD(FPSW, FLAGS, 26, 4)
+FIELD(FPSW, FS, 31, 1)
+
+enum {
+    NUM_REGS = 16,
+};
+
+typedef struct CPURXState {
+    /* CPU registers */
+    uint32_t regs[NUM_REGS];    /* general registers */
+    uint32_t psw_o;             /* O bit of status register */
+    uint32_t psw_s;             /* S bit of status register */
+    uint32_t psw_z;             /* Z bit of status register */
+    uint32_t psw_c;             /* C bit of status register */
+    uint32_t psw_u;
+    uint32_t psw_i;
+    uint32_t psw_pm;
+    uint32_t psw_ipl;
+    uint32_t bpsw;              /* backup status */
+    uint32_t bpc;               /* backup pc */
+    uint32_t isp;               /* global base register */
+    uint32_t usp;               /* vector base register */
+    uint32_t pc;                /* program counter */
+    uint32_t intb;              /* interrupt vector */
+    uint32_t fintv;
+    uint32_t fpsw;
+    uint64_t acc;
+
+    /* Fields up to this point are cleared by a CPU reset */
+    struct {} end_reset_fields;
+
+    /* Internal use */
+    uint32_t in_sleep;
+    uint32_t req_irq;           /* Requested interrupt no (hard) */
+    uint32_t req_ipl;           /* Requested interrupt level */
+    uint32_t ack_irq;           /* execute irq */
+    uint32_t ack_ipl;           /* execute ipl */
+    float_status fp_status;
+    qemu_irq ack;               /* Interrupt acknowledge */
+} CPURXState;
+
+/*
+ * RXCPU:
+ * @env: #CPURXState
+ *
+ * A RX CPU
+ */
+struct RXCPU {
+    /*< private >*/
+    CPUState parent_obj;
+    /*< public >*/
+
+    CPUNegativeOffsetState neg;
+    CPURXState env;
+};
+
+typedef struct RXCPU RXCPU;
+typedef RXCPU ArchCPU;
+
+#define ENV_OFFSET offsetof(RXCPU, env)
+
+#define RX_CPU_TYPE_SUFFIX "-" TYPE_RX_CPU
+#define RX_CPU_TYPE_NAME(model) model RX_CPU_TYPE_SUFFIX
+#define CPU_RESOLVING_TYPE TYPE_RX_CPU
+
+extern const char rx_crname[][6];
+
+void rx_cpu_do_interrupt(CPUState *cpu);
+bool rx_cpu_exec_interrupt(CPUState *cpu, int int_req);
+void rx_cpu_dump_state(CPUState *cpu, FILE *f, int flags);
+int rx_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
+int rx_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
+hwaddr rx_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
+
+void rx_translate_init(void);
+int cpu_rx_signal_handler(int host_signum, void *pinfo,
+                           void *puc);
+
+void rx_cpu_list(void);
+void rx_cpu_unpack_psw(CPURXState *env, uint32_t psw, int rte);
+
+#define cpu_signal_handler cpu_rx_signal_handler
+#define cpu_list rx_cpu_list
+
+#include "exec/cpu-all.h"
+
+#define CPU_INTERRUPT_SOFT CPU_INTERRUPT_TGT_INT_0
+#define CPU_INTERRUPT_FIR  CPU_INTERRUPT_TGT_INT_1
+
+#define RX_CPU_IRQ 0
+#define RX_CPU_FIR 1
+
+static inline void cpu_get_tb_cpu_state(CPURXState *env, target_ulong *pc,
+                                        target_ulong *cs_base, uint32_t *flags)
+{
+    *pc = env->pc;
+    *cs_base = 0;
+    *flags = FIELD_DP32(0, PSW, PM, env->psw_pm);
+}
+
+static inline int cpu_mmu_index(CPURXState *env, bool ifetch)
+{
+    return 0;
+}
+
+static inline uint32_t rx_cpu_pack_psw(CPURXState *env)
+{
+    uint32_t psw = 0;
+    psw = FIELD_DP32(psw, PSW, IPL, env->psw_ipl);
+    psw = FIELD_DP32(psw, PSW, PM,  env->psw_pm);
+    psw = FIELD_DP32(psw, PSW, U,   env->psw_u);
+    psw = FIELD_DP32(psw, PSW, I,   env->psw_i);
+    psw = FIELD_DP32(psw, PSW, O,   env->psw_o >> 31);
+    psw = FIELD_DP32(psw, PSW, S,   env->psw_s >> 31);
+    psw = FIELD_DP32(psw, PSW, Z,   env->psw_z == 0);
+    psw = FIELD_DP32(psw, PSW, C,   env->psw_c);
+    return psw;
+}
+
+#endif /* RX_CPU_H */
diff --git a/target/rx/cpu.c b/target/rx/cpu.c
new file mode 100644
index 0000000000..ea38639f47
--- /dev/null
+++ b/target/rx/cpu.c
@@ -0,0 +1,217 @@ 
+/*
+ * QEMU RX CPU
+ *
+ * Copyright (c) 2019 Yoshinori Sato
+ *
+ * This program is free software; you can redistribute it and/or modify it
+ * under the terms and conditions of the GNU General Public License,
+ * version 2 or later, as published by the Free Software Foundation.
+ *
+ * This program is distributed in the hope it will be useful, but WITHOUT
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
+ * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
+ * more details.
+ *
+ * You should have received a copy of the GNU General Public License along with
+ * this program.  If not, see <http://www.gnu.org/licenses/>.
+ */
+
+#include "qemu/osdep.h"
+#include "qemu/qemu-print.h"
+#include "qapi/error.h"
+#include "cpu.h"
+#include "qemu-common.h"
+#include "migration/vmstate.h"
+#include "exec/exec-all.h"
+#include "hw/loader.h"
+#include "fpu/softfloat.h"
+
+static void rx_cpu_set_pc(CPUState *cs, vaddr value)
+{
+    RXCPU *cpu = RXCPU(cs);
+
+    cpu->env.pc = value;
+}
+
+static void rx_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
+{
+    RXCPU *cpu = RXCPU(cs);
+
+    cpu->env.pc = tb->pc;
+}
+
+static bool rx_cpu_has_work(CPUState *cs)
+{
+    return cs->interrupt_request &
+        (CPU_INTERRUPT_HARD | CPU_INTERRUPT_FIR);
+}
+
+static void rx_cpu_reset(CPUState *s)
+{
+    RXCPU *cpu = RXCPU(s);
+    RXCPUClass *rcc = RXCPU_GET_CLASS(cpu);
+    CPURXState *env = &cpu->env;
+    uint32_t *resetvec;
+
+    rcc->parent_reset(s);
+
+    memset(env, 0, offsetof(CPURXState, end_reset_fields));
+
+    resetvec = rom_ptr(0xfffffffc, 4);
+    if (resetvec) {
+        /* In the case of kernel, it is ignored because it is not set. */
+        env->pc = ldl_p(resetvec);
+    }
+    rx_cpu_unpack_psw(env, 0, 1);
+    env->regs[0] = env->isp = env->usp = 0;
+    env->fpsw = 0;
+    set_flush_to_zero(1, &env->fp_status);
+    set_flush_inputs_to_zero(1, &env->fp_status);
+}
+
+static void rx_cpu_list_entry(gpointer data, gpointer user_data)
+{
+    const char *typename = object_class_get_name(OBJECT_CLASS(data));
+
+    qemu_printf("%s\n", typename);
+}
+
+void rx_cpu_list(void)
+{
+    GSList *list;
+    list = object_class_get_list_sorted(TYPE_RX_CPU, false);
+    g_slist_foreach(list, rx_cpu_list_entry, NULL);
+    g_slist_free(list);
+}
+
+static ObjectClass *rx_cpu_class_by_name(const char *cpu_model)
+{
+    ObjectClass *oc;
+
+    oc = object_class_by_name(cpu_model);
+    if (object_class_dynamic_cast(oc, TYPE_RX_CPU) == NULL ||
+        object_class_is_abstract(oc)) {
+        oc = NULL;
+    }
+
+    return oc;
+}
+
+static void rx_cpu_realize(DeviceState *dev, Error **errp)
+{
+    CPUState *cs = CPU(dev);
+    RXCPUClass *rcc = RXCPU_GET_CLASS(dev);
+    Error *local_err = NULL;
+
+    cpu_exec_realizefn(cs, &local_err);
+    if (local_err != NULL) {
+        error_propagate(errp, local_err);
+        return;
+    }
+
+    cpu_reset(cs);
+    qemu_init_vcpu(cs);
+
+    rcc->parent_realize(dev, errp);
+}
+
+static void rx_cpu_set_irq(void *opaque, int no, int request)
+{
+    RXCPU *cpu = opaque;
+    CPUState *cs = CPU(cpu);
+    int irq = request & 0xff;
+
+    static const int mask[] = {
+        [RX_CPU_IRQ] = CPU_INTERRUPT_HARD,
+        [RX_CPU_FIR] = CPU_INTERRUPT_FIR,
+    };
+    if (irq) {
+        cpu->env.req_irq = irq;
+        cpu->env.req_ipl = (request >> 8) & 0x0f;
+        cpu_interrupt(cs, mask[no]);
+    } else {
+        cpu_reset_interrupt(cs, mask[no]);
+    }
+}
+
+static void rx_cpu_disas_set_info(CPUState *cpu, disassemble_info *info)
+{
+    info->mach = bfd_mach_rx;
+    info->print_insn = print_insn_rx;
+}
+
+static bool rx_cpu_tlb_fill(CPUState *cs, vaddr addr, int size,
+                            MMUAccessType access_type, int mmu_idx,
+                            bool probe, uintptr_t retaddr)
+{
+    uint32_t address, physical, prot;
+
+    /* Linear mapping */
+    address = physical = addr & TARGET_PAGE_MASK;
+    prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
+    tlb_set_page(cs, address, physical, prot, mmu_idx, TARGET_PAGE_SIZE);
+    return true;
+}
+
+static void rx_cpu_init(Object *obj)
+{
+    CPUState *cs = CPU(obj);
+    RXCPU *cpu = RXCPU(obj);
+    CPURXState *env = &cpu->env;
+
+    cpu_set_cpustate_pointers(cpu);
+    cs->env_ptr = env;
+    qdev_init_gpio_in(DEVICE(cpu), rx_cpu_set_irq, 2);
+}
+
+static void rx_cpu_class_init(ObjectClass *klass, void *data)
+{
+    DeviceClass *dc = DEVICE_CLASS(klass);
+    CPUClass *cc = CPU_CLASS(klass);
+    RXCPUClass *rcc = RXCPU_CLASS(klass);
+
+    device_class_set_parent_realize(dc, rx_cpu_realize,
+                                    &rcc->parent_realize);
+
+    rcc->parent_reset = cc->reset;
+    cc->reset = rx_cpu_reset;
+
+    cc->class_by_name = rx_cpu_class_by_name;
+    cc->has_work = rx_cpu_has_work;
+    cc->do_interrupt = rx_cpu_do_interrupt;
+    cc->cpu_exec_interrupt = rx_cpu_exec_interrupt;
+    cc->dump_state = rx_cpu_dump_state;
+    cc->set_pc = rx_cpu_set_pc;
+    cc->synchronize_from_tb = rx_cpu_synchronize_from_tb;
+    cc->gdb_read_register = rx_cpu_gdb_read_register;
+    cc->gdb_write_register = rx_cpu_gdb_write_register;
+    cc->get_phys_page_debug = rx_cpu_get_phys_page_debug;
+    cc->disas_set_info = rx_cpu_disas_set_info;
+    cc->tcg_initialize = rx_translate_init;
+    cc->tlb_fill = rx_cpu_tlb_fill;
+
+    cc->gdb_num_core_regs = 26;
+}
+
+static const TypeInfo rx_cpu_info = {
+    .name = TYPE_RX_CPU,
+    .parent = TYPE_CPU,
+    .instance_size = sizeof(RXCPU),
+    .instance_init = rx_cpu_init,
+    .abstract = true,
+    .class_size = sizeof(RXCPUClass),
+    .class_init = rx_cpu_class_init,
+};
+
+static const TypeInfo rx62n_rx_cpu_info = {
+    .name = TYPE_RX62N_CPU,
+    .parent = TYPE_RX_CPU,
+};
+
+static void rx_cpu_register_types(void)
+{
+    type_register_static(&rx_cpu_info);
+    type_register_static(&rx62n_rx_cpu_info);
+}
+
+type_init(rx_cpu_register_types)
diff --git a/target/rx/gdbstub.c b/target/rx/gdbstub.c
new file mode 100644
index 0000000000..d76ca52e82
--- /dev/null
+++ b/target/rx/gdbstub.c
@@ -0,0 +1,112 @@ 
+/*
+ * RX gdb server stub
+ *
+ * Copyright (c) 2019 Yoshinori Sato
+ *
+ * This program is free software; you can redistribute it and/or modify it
+ * under the terms and conditions of the GNU General Public License,
+ * version 2 or later, as published by the Free Software Foundation.
+ *
+ * This program is distributed in the hope it will be useful, but WITHOUT
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
+ * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
+ * more details.
+ *
+ * You should have received a copy of the GNU General Public License along with
+ * this program.  If not, see <http://www.gnu.org/licenses/>.
+ */
+#include "qemu/osdep.h"
+#include "qemu-common.h"
+#include "cpu.h"
+#include "exec/gdbstub.h"
+
+int rx_cpu_gdb_read_register(CPUState *cs, uint8_t *mem_buf, int n)
+{
+    RXCPU *cpu = RXCPU(cs);
+    CPURXState *env = &cpu->env;
+
+    switch (n) {
+    case 0 ... 15:
+        return gdb_get_regl(mem_buf, env->regs[n]);
+    case 16:
+        return gdb_get_regl(mem_buf, (env->psw_u) ? env->regs[0] : env->usp);
+    case 17:
+        return gdb_get_regl(mem_buf, (!env->psw_u) ? env->regs[0] : env->isp);
+    case 18:
+        return gdb_get_regl(mem_buf, rx_cpu_pack_psw(env));
+    case 19:
+        return gdb_get_regl(mem_buf, env->pc);
+    case 20:
+        return gdb_get_regl(mem_buf, env->intb);
+    case 21:
+        return gdb_get_regl(mem_buf, env->bpsw);
+    case 22:
+        return gdb_get_regl(mem_buf, env->bpc);
+    case 23:
+        return gdb_get_regl(mem_buf, env->fintv);
+    case 24:
+        return gdb_get_regl(mem_buf, env->fpsw);
+    case 25:
+        return 0;
+    }
+    return 0;
+}
+
+int rx_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
+{
+    RXCPU *cpu = RXCPU(cs);
+    CPURXState *env = &cpu->env;
+    uint32_t psw;
+    switch (n) {
+    case 0 ... 15:
+        env->regs[n] = ldl_p(mem_buf);
+        if (n == 0) {
+            if (env->psw_u) {
+                env->usp = env->regs[0];
+            } else {
+                env->isp = env->regs[0];
+            }
+        }
+        break;
+    case 16:
+        env->usp = ldl_p(mem_buf);
+        if (env->psw_u) {
+            env->regs[0] = ldl_p(mem_buf);
+        }
+        break;
+    case 17:
+        env->isp = ldl_p(mem_buf);
+        if (!env->psw_u) {
+            env->regs[0] = ldl_p(mem_buf);
+        }
+        break;
+    case 18:
+        psw = ldl_p(mem_buf);
+        rx_cpu_unpack_psw(env, psw, 1);
+        break;
+    case 19:
+        env->pc = ldl_p(mem_buf);
+        break;
+    case 20:
+        env->intb = ldl_p(mem_buf);
+        break;
+    case 21:
+        env->bpsw = ldl_p(mem_buf);
+        break;
+    case 22:
+        env->bpc = ldl_p(mem_buf);
+        break;
+    case 23:
+        env->fintv = ldl_p(mem_buf);
+        break;
+    case 24:
+        env->fpsw = ldl_p(mem_buf);
+        break;
+    case 25:
+        return 8;
+    default:
+        return 0;
+    }
+
+    return 4;
+}
diff --git a/target/rx/Makefile.objs b/target/rx/Makefile.objs
index aa6f2d2d6c..a0018d5bc5 100644
--- a/target/rx/Makefile.objs
+++ b/target/rx/Makefile.objs
@@ -1,5 +1,4 @@ 
 obj-y += translate.o op_helper.o helper.o cpu.o gdbstub.o disas.o
-obj-$(CONFIG_SOFTMMU) += monitor.o
 
 DECODETREE = $(SRC_PATH)/scripts/decodetree.py