From patchwork Wed Apr 5 09:09:03 2017 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Wei Chen X-Patchwork-Id: 9663433 Return-Path: Received: from mail.wl.linuxfoundation.org (pdx-wl-mail.web.codeaurora.org [172.30.200.125]) by pdx-korg-patchwork.web.codeaurora.org (Postfix) with ESMTP id A976C60364 for ; Wed, 5 Apr 2017 09:12:56 +0000 (UTC) Received: from mail.wl.linuxfoundation.org (localhost [127.0.0.1]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id 8A1412859F for ; Wed, 5 Apr 2017 09:12:56 +0000 (UTC) Received: by mail.wl.linuxfoundation.org (Postfix, from userid 486) id 7F0B3285A2; Wed, 5 Apr 2017 09:12:56 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on pdx-wl-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-4.1 required=2.0 tests=BAD_ENC_HEADER,BAYES_00, DKIM_SIGNED, RCVD_IN_DNSWL_MED, T_DKIM_INVALID autolearn=ham version=3.3.1 Received: from lists.xenproject.org (lists.xenproject.org [192.237.175.120]) (using TLSv1.2 with cipher AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by mail.wl.linuxfoundation.org (Postfix) with ESMTPS id DBD642859F for ; Wed, 5 Apr 2017 09:12:55 +0000 (UTC) Received: from localhost ([127.0.0.1] helo=lists.xenproject.org) by lists.xenproject.org with esmtp (Exim 4.84_2) (envelope-from ) id 1cvgwp-0001Ux-9P; Wed, 05 Apr 2017 09:09:51 +0000 Received: from mail6.bemta6.messagelabs.com ([193.109.254.103]) by lists.xenproject.org with esmtp (Exim 4.84_2) (envelope-from ) id 1cvgwn-0001Um-CP for xen-devel@lists.xen.org; Wed, 05 Apr 2017 09:09:49 +0000 Received: from [193.109.254.147] by server-4.bemta-6.messagelabs.com id 17/71-03012-C54B4E85; Wed, 05 Apr 2017 09:09:48 +0000 X-Brightmail-Tracker: H4sIAAAAAAAAA1VSa0gUURjtzsyus+bYuGp+bmm2RUioqVD5QDI hSe1hUVAW1FiTO7QP2Vlj69faqqCiKKnlI1dLAjMqajXJWks0rKhMShItjLZa1B72UCSzZpy1 x/1xOeee757vfPCRuLJYriJZs4k16hmtWu5JhB6VpYTvszv3RFZeXhPTNHGeSESbezp+YOkoQ 8bpMw3mgzJNR1E7yn4VY3bZv+EW1Lq6CHmSBG3BoTn/lEwkSvoCBpY3dR4SuYdB3kQuIRJE9y Po6KnGJcWBIPd9r5uUYVD4rtlN6hFMnpsU3BSknF4OJeXifwXpRwdBS5ForCBx2org8nSyiH1 pBp42j87VEPRKsLddRSKm6ERo+Jg7h4EOhsHHhbiIFfRGcJZKnkqhprz+FyHV+8D9aich+QPc dblwqSYITg8/cvsEwsBgn5CBFPAKeJC3TXoeIuBT32EJ22Xw2bZbwlvhzPf7cnEuoIsRdLoGZ RJpJWBmoNhDIg45vCwomuvsTSvhxsgtTBLaMBizjyGpnRZe1vpLtvHwtMrmtrXi8LbX4VGGwm v+maLmnykaEHYRhfKs8RhrDI+Ojsg0clkak47htOFRkesidCzPM1mslsnkIw4ZdNeQsAwLhNO OLtl2dKFAElP7UyFbnHuU3pmGw8c1DK85YMzRsnwXWkqSaqBc1wTNx8hmseYjnFbYqHkZSC+1 H3XjuiBTfDaj47ksSXqAYsm62o5xjJz9cke423u6xzEloTfoWVUANSn60eIHTY7+j938jvajI JUvhYSASq9s1qjjTP/royiARGpfKl1s68XpTX+6jgqBMCGQc/i1GMjE/JVUFrR2enGsdSruyq GoppaKxtJzGyaSXItmDLlh+RUlJx6OpqTG9eG25+vTHFNn92ekfbVS2S1P5D7+Pxvz62osyWN Ltg+PpNYlLKwPMO984fiwK+nVsx7lJttQVZMGls2qY0NWcXvzyNB6dWdad3n8zbDek5UJt1u4 jKqC/LBg59b4LjXBa5io1biRZ34D/hhgiZ4DAAA= X-Env-Sender: Wei.Chen@arm.com X-Msg-Ref: server-16.tower-27.messagelabs.com!1491383387!95395329!1 X-Originating-IP: [40.107.5.73] X-SpamReason: No, hits=0.5 required=7.0 tests=BODY_RANDOM_LONG X-StarScan-Received: X-StarScan-Version: 9.4.12; banners=-,-,- X-VirusChecked: Checked Received: (qmail 50727 invoked from network); 5 Apr 2017 09:09:47 -0000 Received: from mail-eopbgr50073.outbound.protection.outlook.com (HELO EUR03-VE1-obe.outbound.protection.outlook.com) (40.107.5.73) by server-16.tower-27.messagelabs.com with AES256-SHA256 encrypted SMTP; 5 Apr 2017 09:09:47 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=armh.onmicrosoft.com; s=selector1-arm-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version; bh=NuJ2z800TctRx5GQwpkE04N0xTkvSF77sOVScNgslT4=; b=dc6ZcoGVrCwx50JN3H3RGucSTLaaoInWwMRudpGNS3NcFvGhMbdTlXxE5tn4rEAmVi2TrBKi3II6PrunS6atsLLscTgna6i1Ipb2WyNUMNlISvRHltzc2Twz1l+9XJXXuhy0/8lQjcyOsgLi/bJtaNdyZoF5HRZuXNJgi+pciS0= Received: from AM4PR0802CA0023.eurprd08.prod.outlook.com (2603:10a6:200:57::33) by DB4PR08MB0014.eurprd08.prod.outlook.com (2a01:111:e400:985c::25) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1005.10; Wed, 5 Apr 2017 09:09:46 +0000 Received: from AM5EUR03FT030.eop-EUR03.prod.protection.outlook.com (2a01:111:f400:7e08::203) by AM4PR0802CA0023.outlook.office365.com (2603:10a6:200:57::33) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1005.10 via Frontend Transport; Wed, 5 Apr 2017 09:09:46 +0000 Received-SPF: Pass (protection.outlook.com: domain of arm.com designates 217.140.96.140 as permitted sender) receiver=protection.outlook.com; client-ip=217.140.96.140; helo=nebula.arm.com; Received: from nebula.arm.com (217.140.96.140) by AM5EUR03FT030.mail.protection.outlook.com (10.152.16.117) with Microsoft SMTP Server (version=TLS1_0, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA_P384) id 15.1.1005.5 via Frontend Transport; Wed, 5 Apr 2017 09:09:45 +0000 Received: from P300.p300.shanghai.arm.com (10.1.2.79) by mail.arm.com (10.1.105.66) with Microsoft SMTP Server id 14.3.294.0; Wed, 5 Apr 2017 10:09:26 +0100 From: Wei Chen To: Date: Wed, 5 Apr 2017 17:09:03 +0800 Message-ID: <1491383361-22886-2-git-send-email-Wei.Chen@arm.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1491383361-22886-1-git-send-email-Wei.Chen@arm.com> References: <1491383361-22886-1-git-send-email-Wei.Chen@arm.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-Office365-Filtering-HT: Tenant X-Forefront-Antispam-Report: CIP:217.140.96.140; IPV:CAL; SCL:-1; CTRY:GB; EFV:NLI; SFV:NSPM; SFS:(10009020)(6009001)(39850400002)(39400400002)(39860400002)(39450400003)(39840400002)(39410400002)(2980300002)(438002)(189002)(199003)(54906002)(2906002)(77096006)(38730400002)(5003940100001)(4326008)(110136004)(47776003)(86362001)(8936002)(305945005)(36756003)(50226002)(5660300001)(48376002)(6916009)(2950100002)(189998001)(106466001)(6666003)(356003)(104016004)(50466002)(8676002)(2351001)(76176999)(50986999); DIR:OUT; SFP:1101; SCL:1; SRVR:DB4PR08MB0014; H:nebula.arm.com; FPR:; SPF:Pass; MLV:sfv; MX:1; A:1; LANG:en; X-Microsoft-Exchange-Diagnostics: 1; AM5EUR03FT030; 1:6t36DDxKkw8/ylsGhRzJFQM5zXiXil+KskeA6v1DpNvp+6emKNArIqbbvxYv3Ta5exO4nekBlW8kLf9hj2RryvPeTHJQDXdpVGIE924d/+upMTew6pCCtICTZoEVN5wkKLGKdoiwOzI15fdrmKFFhhFHyWv88aO+irIpjoJpCrkXvY4/dNdMqlIdWokEK7sFfADSroKk9Wvv7CJVXforMjyofsj/x9AA7mmZjBKp79cQ8vouThdwSaR4mpWU6xJNI6rq+Qm+FEaxAhcZlaRm3hWR8iXxehEjoKTo048Nw41fnBszLmqjGj1U695UQtj92t8MyEfzJOCTzZtX8duKOznZ7a0Rj89olV+gc5WcD0AGpwuFdzN+MNKvLp9C2n2FpRGEG1bFcvLS8ZPPj8HAMpYaDGJTRvm8Rw4KiBuE/yPTmt7c8UAdo5AufkunSc541C91oG1rnUcKqpT1+MdxclG26PVy3u4VL87j8uJBlCxhotwEqjHNPs9OsBBB+Xg+e8r6EGLBir7gku1GmXU4D4wpAgE9sCDGWhRvsZ2e88L/7GThA/85KXgSZrckPz/ayd6TgRyz5uOXA5VBGhnM3g++vm3mCX64rW9gXUM7l9JljotRjwYnGO3yP8vxxXgf X-MS-Office365-Filtering-Correlation-Id: 4f9d8785-5ff0-4b84-d7f0-08d47c03814d X-Microsoft-Antispam: UriScan:; BCL:0; PCL:0; RULEID:(22001)(8251501002)(2017030254075)(201703131423075)(201703031133081); SRVR:DB4PR08MB0014; X-Microsoft-Exchange-Diagnostics: 1; DB4PR08MB0014; 3:G9Y3LH9Vh/0YtVJ8j/ZBZkEy4MISzjYTQU3fj7MKh/V4D0OnUH0OflR+tjkWnfw3l37+kyrOdoh+/QI015ooRAsyCT20KJh8ceHUXbNQ6Nz8MOPhwqzUTx7z5MXyIn4KP3agGjJzwUSOBLoT/2nf6qEllNjniOi8ynr4QERRp31k05pW78y1LLn1Y6MvlnHT70uwo26GfWjLf2Ri+ZdOo6CJElhSOXLu9AZiP691NCBfl8ysmcJxH9i1l5HsC6Qpzbx+dqAdohLe/iedGdlecHwJpROYsnuz3n3yGU3NPcsJuB9N3xmY6hmh1jt7jKS5FFhqSO/HmACIar9Vqf6qO9eTkKQN7tVWi3I1oOpBffIunHPzc37khlgn59kDR/UfWUF1fPQBSUNk91GWK0aaqi8bl28YmSz5fgET6RMUvVqrlmxoryIAVVPT3o/oAjCs3NKRoKi1JsbkhHxeQBAN3xF5FxsEUW/HnJkb0pwU1GlML3p/YKzVrbVCHj4d9Cx9 X-Microsoft-Exchange-Diagnostics: 1; DB4PR08MB0014; 25:22YXE09qYHa6fiG/zdhfvC9pOenIB/a/rz3bpsbR15AwrcqVdqUobWVmRp9KE0ykB5KqU/yOIzJk4Mw4paXHOm2V5eVV3PlWkqPHj6ziKiPMT9egaDMvMa0Ku4G+pVUUWXgoiJhozZpxYvzhzNyhWxxTpXDDvozXAOCBX2D40iS9fn4TEm26nb4LP1RabFYchelcNe4qcygAVYcv4Yssq2+C0+AMPERre1ULCDP/O40p/k/P81DXJ4EzHF8T6RP+YTQ+Aclnilbzp8p5D03SQkrFvtinkuR1gwogFrb8hWs6ghikMW3g8jcV+fBWVeIsO8OCiiT+Vg/HSWjvsfbLzEo9f+ufSueYRct5whlWRUuixkmc7ZSbEavLid25kcAwMyMxvJ04RdOVAJR6LJTdt6NLwAsE5u8Rnb/PAqcj5/TV47q4RYNRct+AkUrGQyc6qnXwf3r1eB8y2KUp0YGVzg==; 31:RdA4puBGZCsSZLdsxAxz7DX/dt01PFmpwZYx3zBrwS9gKNhNc+HFJ2W/dOXMMBtgESkmzFJiXdCTkhI+ie9fkkJaUqoOYwWGMyr037R6DSbcoIrcSSIYny9f1dLArnL5cq5jv3lYxCmDdfMlvYZWhcOCKlk2jSuAEw/r+EaJmvd2PyVRKD4qAWKVKV/l+t7j1ekZotRqqIfvPGW+XSDvGG9GUNOqCXD87dcwc3FSQq2DP+scxnYItGwHQfCaz8kpvp7aX1tlu70v7Ei7eNt44EFRa2TFGmhRp1Wx0CPLQ2k= NoDisclaimer: True X-Microsoft-Exchange-Diagnostics: 1; DB4PR08MB0014; 20:iafCI7SZfzCKQaPxK0EB0Ost0yr/lw97WlZBfxArRzmNKpjCEjbthtHRG2vUBKegzymM8pA1YFcqIKm1WgUV6bFyncevVEH5uMwQ6yppGZjvNqX06Romss5YLa7hTCRQHgC5NdUjpFmZwDrsDCstTIeRxw8EXpPdmRrsPcLISTEfrhSMC8NP4ZSvLJgWp1QD2JRl456QoeSJUR04ZmOt7z6oTADrQ/jkiKQlWqM7ydVma5vm1AqEalrCJczGvb6/ X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:(180628864354917); X-Exchange-Antispam-Report-CFA-Test: BCL:0; PCL:0; RULEID:(6040450)(601004)(2401047)(8121501046)(5005006)(13013025)(13024025)(13023025)(13020025)(10201501046)(3002001)(93006095)(93004095)(6055026)(6041248)(20161123564025)(20161123562025)(20161123555025)(201703131423075)(201702281528075)(201703061421075)(20161123560025)(6072148); SRVR:DB4PR08MB0014; BCL:0; PCL:0; RULEID:; SRVR:DB4PR08MB0014; X-Microsoft-Exchange-Diagnostics: 1; DB4PR08MB0014; 4:XWmY7WQk1fMsuHX9g18kdc0V331NY7gVqwZP7MjSL5cazhEulA9/GHx2QRV5fawmqcv3e17/B3LAsOsA/QUvodhIuQUAfHwZdOkwEcUUWfmzF0A0imNPCDkpbuks56U12sqDTA1NQAeybw2Ev11zRlOL1zQEuH0eD1awUh2NNWaijm7vd6ZpMgzepX79CI0N40W9Fe7wUZ/wNkd5eQTTCsM1fPal7arYfZeD/PmfBy7MG727TrmHUKU/oIuSwQi5V7Xh8S4aO6fWXr1xRH0dJtB2VKZZo7+jw+WiZ84Ec0gz/PTMV4H8Gtm8PFO4BmCknlePotwCfsbGREmYpmblPoovmRg76hnr2RAJMM9/ASkiTwNd7wY2AGSM7uwiFZh0++/jyS0Lbx3XHAk+bdizujb4D+YXlGkA2S+SpwhPA4A4DFb9n5KsRSWZRRR5QGUQJO56dxV+itHFUa3mI9E130v6X4BZuO5GGAbUw6oS1tzmlTIoGGTrB1mrmXNmEHBdITKaVTq9dCC/O4o10Cu0l+oCtxunetltKZ5BHvDymXUV1MQ6falNmHlxL9BWxQZTO9ZZUsfReFYrUSvFWcgA/pYbiE6ks13fIaqHadPIGrMfXbzBAPLmSOxlXJBF8buebV7MovjVgUiwhKMpEGaQUT9r6hlIn6GvIVwdIz4hVUrWyL17GmyGOK/Q9+5m+mr+UBTFcFjwHCfXfUxrqXNzcPYm5aiQaCXUg9s/AcXOtrUmlFeGXYz8Hmj/OeEBY4pJxfTA/o6YEmliaHzTyv3tkJuUQbxZxSpyQCmqevxvJgR2smlhzyf4D6eueSfzXBT5HqRvZrJ3ZGf9OXeMhO3R2rbfYDvvu+R5Gl3Vk0V+xE0= X-Forefront-PRVS: 0268246AE7 X-Microsoft-Exchange-Diagnostics: =?us-ascii?Q?1; DB4PR08MB0014; 23:0nryQRwLhA8XndGay+huizTA7C+qQkJIE/EPKEXQo?= =?us-ascii?Q?b/hhJQ5znJpsZJq5TKYtrLdk9tWrrI3WCt/bzXDjQnRsvzNDp/uOH1vSGhep?= =?us-ascii?Q?9KJB7nWZuFCsTq7z+dBl1w7z68mgmA3NZvIiGIZ4XSS5/ELONoYO46X8mOW/?= =?us-ascii?Q?umR1jxCSzTHr1SDUzH7J88klXWxxghncu4BbaLd5KGJPsv8V0d/AO3UYnvnF?= =?us-ascii?Q?wc8eLK5b7ADHu/F/EEf4hfiLibnK0jiuj7867SycaCK64/UoYHFK7vDfEBWQ?= =?us-ascii?Q?y2iumFkmwIvsfn7OGWPI6iWobhd+fkSZjeuJ7/5ygGoa58sFCLFavSSaWYvC?= =?us-ascii?Q?QAz2wvYRJqtlMdiIIhNgzAvCk8Dd1ZFKYQbMeP+rIDqTmBZNNmShG5GzhYLv?= =?us-ascii?Q?bNWUd3d3mArv8yP7hIf/6gmC4HKmOqsW2o03a1Nvzp0bTyr+ibqGdyjiRWi/?= =?us-ascii?Q?uu5Yu1Opiddygqb2DLLIaA+AQnkM2lpzD2ilaMv8pkG2TqM3vMpyYEl91G6g?= =?us-ascii?Q?rrIDrGiFZIQE53BOz2kunel+LwZ8zrU2yq/UXvf6SBYxiROAF2+QGsErddWd?= =?us-ascii?Q?AmssdwEpeZxV3p/E+gIgSwteFQsKtU0ArOenjCn+5X5Yzc62GajbX9G/GPBl?= =?us-ascii?Q?nj9CKJMwYHA1XAN012cq7adi9e1G/nshNuFCcJ5WwEhId0SOiWh45D2bnmOW?= =?us-ascii?Q?JemEWLcfDUq/DLZJEoTWqFgoW1XkDtqaOSwACuwqy3uel6uIEBSu8gzuNNEY?= =?us-ascii?Q?WvgbYDnBHO8XMm6m8uaJ72fTPCWNpuUNEf5pFhR5TXT4S6AHbJ5gdiYyNv2B?= =?us-ascii?Q?qk2ljFabmEhAAFGuavr0LQL8p2vpVr/53U5heT5OJimvGJZwtEVKhGYazw1D?= =?us-ascii?Q?ZAY985+Yl+ifDHYyZTkMqSujwGFxbsz9JRuAHJgMn8ozEacL+e1Yh9wR3T7n?= =?us-ascii?Q?KamZectKrllg+OvJxFWm68VIRI48pKFScHwe39+Ew=3D=3D?= X-Microsoft-Exchange-Diagnostics: 1; DB4PR08MB0014; 6:lKnmxzkzFiIQumToI5PUNFOGpaHURMfyYxZIIcPCgjv2ZSlJa1LE5gjNqt1kacRfevCYGCCnR2wO7yKE/nU/DNWK+Q2/Bp+o5YLXejRV8X5+iH0VEYYL7RbIVrLDy5qqXw3bPMS6OfEj2jct5uyPjcAdeRwe8Yt5RDuQTJJNxwgUkFWYetJ6r5J/ZDPGVHsMDI2p7eNKP/wg5XTYiL8HFJc6IQgGXIdC8Gx+DrAIIxVk3IZRfZ3PTVAB+4jqG7AUssxy+EfI9+5HMGzeyOjIQtzMqXYnf+1pyNm/kpoqOXp8mzNOtYrs3YwCv96qNe1z8eZ6hVmtQ5t4OPevKORXrOMAQ01eorNHA9T3F9qmMx5HOVcjpFuqwHGId9PgbxQNhZry9wMHOBZ69Hjbyc7d4d5GhCyoP9pwNb8xvERoj70=; 5:Tg0ZVHMNbUwv0zUAbpQ4+QHbjiEtpFc5MckTnx8oMrFk2AbpWpIkcCMGWZF3aGnyx7qxX5gfmQ42OneltWz9Btafk0I3iJyMw+OpbeFpZH8eDQAozonnpzWPy8nhkaf70bosTHLsUgB780vQHRjirw==; 24:IQ/6haQJJ0ZmkD1+zlDEAd/k34UwN2HwO0lFboG2jMcRxqKdHfDNjyxkVKSDprQQ38BviStAJN4NMscSCAZg+BK/LImoLxl4sElCUZJPfK0= SpamDiagnosticOutput: 1:99 SpamDiagnosticMetadata: NSPM X-Microsoft-Exchange-Diagnostics: 1; DB4PR08MB0014; 7:FKuYAIyX/xERFqT8/K3uRAHzcqYVX8TqTERYePNRsTEa6zJCGVlONHFzZRlt3hnBHCL1k27fOluyFb0+sD2R06Wag93OD9mWrMh7PL6YwiHII0NbrmWOSUi1payJIo7Q49V6YiQYXj20GNi16Txk+DkFpWfYnzmAHAXSUZsZpFmdBNZrKkN7aEu15/frqkc6P4EeOYxA2LF44FWmku80Gvbdq9LCMAEshN1a2deeWQhBBlIaCkWNRDttzl+sKYDBYpmrJ4YchC3PETGE7jsASItht/HzFL3Deq1qwPCAv4NnsazBtfT51HNtYHd7yIaymi135BfppN5qlDFf+396vA== X-OriginatorOrg: arm.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 05 Apr 2017 09:09:45.9847 (UTC) X-MS-Exchange-CrossTenant-Id: f34e5979-57d9-4aaa-ad4d-b122a662184d X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=f34e5979-57d9-4aaa-ad4d-b122a662184d; Ip=[217.140.96.140]; Helo=[nebula.arm.com] X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: DB4PR08MB0014 Cc: sstabellini@kernel.org, wei.chen@arm.com, steve.capper@arm.com, Kaly.Xin@arm.com, julien.grall@arm.com, nd@arm.com Subject: [Xen-devel] [PATCH v4 01/19] xen/arm: Save ESR_EL2 to avoid using mismatched value in syndrome check X-BeenThere: xen-devel@lists.xen.org X-Mailman-Version: 2.1.18 Precedence: list List-Id: Xen developer discussion List-Unsubscribe: , List-Post: List-Help: List-Subscribe: , Errors-To: xen-devel-bounces@lists.xen.org Sender: "Xen-devel" X-Virus-Scanned: ClamAV using ClamSMTP Xen will do exception syndrome check while some types of exception take place in EL2. The syndrome check code read the ESR_EL2 register directly, but in some situation this register maybe overridden by nested exception. For example, if we re-enable IRQ before reading ESR_EL2 which means Xen may enter in IRQ exception mode and return the processor with clobbered ESR_EL2 (See ARM ARM DDI 0487A.j D7.2.25) In this case the guest exception syndrome has been overridden, we will check the syndrome for guest sync exception with an incorrect ESR_EL2 value. So we want to save ESR_EL2 to cpu_user_regs as soon as the exception takes place in EL2 to avoid using an incorrect syndrome value. In order to save ESR_EL2, we added a 32-bit member hsr to cpu_user_regs. But while saving registers in trap entry, we use stp to save ELR and CPSR at the same time through 64-bit general registers. If we keep this code, the hsr will be overridden by upper 32-bit of CPSR. So adjust the code to use str to save ELR in a separate instruction and use stp to save CPSR and HSR at the same time through 32-bit general registers. This change affects the registers restore in trap exit, we can't use the ldp to restore ELR and CPSR from stack at the same time. We have to use ldr to restore them separately. Signed-off-by: Wei Chen Reviewed-by: Julien Grall Reviewed-by: Stefano Stabellini --- xen/arch/arm/arm32/asm-offsets.c | 1 + xen/arch/arm/arm32/entry.S | 3 +++ xen/arch/arm/arm64/asm-offsets.c | 1 + xen/arch/arm/arm64/entry.S | 13 +++++++++---- xen/arch/arm/arm64/traps.c | 2 +- xen/arch/arm/traps.c | 4 ++-- xen/include/asm-arm/arm32/processor.h | 2 +- xen/include/asm-arm/arm64/processor.h | 3 +-- 8 files changed, 19 insertions(+), 10 deletions(-) diff --git a/xen/arch/arm/arm32/asm-offsets.c b/xen/arch/arm/arm32/asm-offsets.c index f8e6b53..5b543ab 100644 --- a/xen/arch/arm/arm32/asm-offsets.c +++ b/xen/arch/arm/arm32/asm-offsets.c @@ -26,6 +26,7 @@ void __dummy__(void) OFFSET(UREGS_lr, struct cpu_user_regs, lr); OFFSET(UREGS_pc, struct cpu_user_regs, pc); OFFSET(UREGS_cpsr, struct cpu_user_regs, cpsr); + OFFSET(UREGS_hsr, struct cpu_user_regs, hsr); OFFSET(UREGS_LR_usr, struct cpu_user_regs, lr_usr); OFFSET(UREGS_SP_usr, struct cpu_user_regs, sp_usr); diff --git a/xen/arch/arm/arm32/entry.S b/xen/arch/arm/arm32/entry.S index 2a6f4f0..2187226 100644 --- a/xen/arch/arm/arm32/entry.S +++ b/xen/arch/arm/arm32/entry.S @@ -23,6 +23,9 @@ add r11, sp, #UREGS_kernel_sizeof+4; \ str r11, [sp, #UREGS_sp]; \ \ + mrc CP32(r11, HSR); /* Save exception syndrome */ \ + str r11, [sp, #UREGS_hsr]; \ + \ mrs r11, SPSR_hyp; \ str r11, [sp, #UREGS_cpsr]; \ and r11, #PSR_MODE_MASK; \ diff --git a/xen/arch/arm/arm64/asm-offsets.c b/xen/arch/arm/arm64/asm-offsets.c index 69ea92a..ce24e44 100644 --- a/xen/arch/arm/arm64/asm-offsets.c +++ b/xen/arch/arm/arm64/asm-offsets.c @@ -27,6 +27,7 @@ void __dummy__(void) OFFSET(UREGS_SP, struct cpu_user_regs, sp); OFFSET(UREGS_PC, struct cpu_user_regs, pc); OFFSET(UREGS_CPSR, struct cpu_user_regs, cpsr); + OFFSET(UREGS_ESR_el2, struct cpu_user_regs, hsr); OFFSET(UREGS_SPSR_el1, struct cpu_user_regs, spsr_el1); diff --git a/xen/arch/arm/arm64/entry.S b/xen/arch/arm/arm64/entry.S index c181b5e..02802c0 100644 --- a/xen/arch/arm/arm64/entry.S +++ b/xen/arch/arm/arm64/entry.S @@ -121,9 +121,13 @@ lr .req x30 // link register stp lr, x21, [sp, #UREGS_LR] - mrs x22, elr_el2 - mrs x23, spsr_el2 - stp x22, x23, [sp, #UREGS_PC] + mrs x21, elr_el2 + str x21, [sp, #UREGS_PC] + + add x21, sp, #UREGS_CPSR + mrs x22, spsr_el2 + mrs x23, esr_el2 + stp w22, w23, [x21] .endm @@ -307,7 +311,8 @@ ENTRY(return_to_new_vcpu64) return_from_trap: msr daifset, #2 /* Mask interrupts */ - ldp x21, x22, [sp, #UREGS_PC] // load ELR, SPSR + ldr x21, [sp, #UREGS_PC] // load ELR + ldr w22, [sp, #UREGS_CPSR] // load SPSR pop x0, x1 pop x2, x3 diff --git a/xen/arch/arm/arm64/traps.c b/xen/arch/arm/arm64/traps.c index 8e89376..36b3a30 100644 --- a/xen/arch/arm/arm64/traps.c +++ b/xen/arch/arm/arm64/traps.c @@ -32,7 +32,7 @@ static const char *handler[]= { asmlinkage void do_bad_mode(struct cpu_user_regs *regs, int reason) { - union hsr hsr = { .bits = READ_SYSREG32(ESR_EL2) }; + union hsr hsr = { .bits = regs->hsr }; printk("Bad mode in %s handler detected\n", handler[reason]); printk("ESR=0x%08"PRIx32": EC=%"PRIx32", IL=%"PRIx32", ISS=%"PRIx32"\n", diff --git a/xen/arch/arm/traps.c b/xen/arch/arm/traps.c index b7d5fb6..f7fca37 100644 --- a/xen/arch/arm/traps.c +++ b/xen/arch/arm/traps.c @@ -864,7 +864,7 @@ static void _show_registers(struct cpu_user_regs *regs, printk(" HCR_EL2: %016"PRIregister"\n", READ_SYSREG(HCR_EL2)); printk(" TTBR0_EL2: %016"PRIx64"\n", READ_SYSREG64(TTBR0_EL2)); printk("\n"); - printk(" ESR_EL2: %08"PRIx32"\n", READ_SYSREG32(ESR_EL2)); + printk(" ESR_EL2: %08"PRIx32"\n", regs->hsr); printk(" HPFAR_EL2: %016"PRIregister"\n", READ_SYSREG(HPFAR_EL2)); #ifdef CONFIG_ARM_32 @@ -2694,7 +2694,7 @@ static void enter_hypervisor_head(struct cpu_user_regs *regs) asmlinkage void do_trap_hypervisor(struct cpu_user_regs *regs) { - const union hsr hsr = { .bits = READ_SYSREG32(ESR_EL2) }; + const union hsr hsr = { .bits = regs->hsr }; enter_hypervisor_head(regs); diff --git a/xen/include/asm-arm/arm32/processor.h b/xen/include/asm-arm/arm32/processor.h index db3b17b..f6d5df3 100644 --- a/xen/include/asm-arm/arm32/processor.h +++ b/xen/include/asm-arm/arm32/processor.h @@ -37,7 +37,7 @@ struct cpu_user_regs uint32_t pc, pc32; }; uint32_t cpsr; /* Return mode */ - uint32_t pad0; /* Doubleword-align the kernel half of the frame */ + uint32_t hsr; /* Exception Syndrome */ /* Outer guest frame only from here on... */ diff --git a/xen/include/asm-arm/arm64/processor.h b/xen/include/asm-arm/arm64/processor.h index b0726ff..24f836b 100644 --- a/xen/include/asm-arm/arm64/processor.h +++ b/xen/include/asm-arm/arm64/processor.h @@ -66,8 +66,7 @@ struct cpu_user_regs /* Return address and mode */ __DECL_REG(pc, pc32); /* ELR_EL2 */ uint32_t cpsr; /* SPSR_EL2 */ - - uint32_t pad0; /* Align end of kernel frame. */ + uint32_t hsr; /* ESR_EL2 */ /* Outer guest frame only from here on... */