From patchwork Thu Mar 17 01:20:04 2022 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Krishna Yarlagadda X-Patchwork-Id: 12783390 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id E2681C433F5 for ; Thu, 17 Mar 2022 01:20:34 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1357254AbiCQBVs (ORCPT ); Wed, 16 Mar 2022 21:21:48 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:34980 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1358225AbiCQBVq (ORCPT ); Wed, 16 Mar 2022 21:21:46 -0400 Received: from NAM11-BN8-obe.outbound.protection.outlook.com (mail-bn8nam11on2064.outbound.protection.outlook.com [40.107.236.64]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 1E1E71DA70; Wed, 16 Mar 2022 18:20:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=h8Lc9CyZlshbCctjFqfED7byqk1GfzwXf8YxPfr4YdWZf4GG8mMRBB6XdX40q2//pZVV4FniUKqThN6KSBylHOFxcKZ7Y5Yb+xJTxLQP+wvTytiKaGxVbHs+JEhk0o0dQuKh17V/TiA7igpGiwfBdCsQlTUNdJdrfJIP3gaL9v+xP2zTkirxNSUJEiMSAHpZ8djR6FXu9J3GuLb6wr9RxEYdVUEFwn/EQNLG1LMd4SY7VAqKBiw1V7M5tKtqWFTNcqdBfJJMnL0jXDwbzcV6m7eATf6tS+IzFEC5lhnQTFBAju72ICvecIRT2NDZhutVtgyTM7gh/sfiJ75wMbHwzw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=BF4d9U5XUF1bBhJvZOyajr0RrmHTE6TLgRa4mXsDF6M=; b=ld4VavqMPuQnXxm2ZaBUMLXJ7RbuIfE5EjhfWDV5nNFM1kMo1VDPRb1fxstdQ6KmiDNKY3s6bAepuvFYRii1Gyfr7QZi+Dzd0L4xTS7n8LeFd3KrA2FAAka5wqnS1ZqdyaK1aZRJX6C3aPVRa1L8Jt6eaQgqezZ9RrXv5XvLw6cvHDfJHJlKniUs5dWvOLTMm9RpKYYbmdx6koNAsrJv2o0VDRv3b2sTrnpy1zYPzPRu0+GHamUm5DzGp0OBXpeyzAtgsfGNiuluTyDIl988Wem42TBoYBPBucF/+K62C9aRlDJf4J9h2kfaDpvLUO7jPV1Y4JVPjMsKggWXX9CuMw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 12.22.5.238) smtp.rcpttodomain=kernel.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=BF4d9U5XUF1bBhJvZOyajr0RrmHTE6TLgRa4mXsDF6M=; b=ocCSXQnZYoFgB8hZiYlgKP2UqBYyxfxeSh7xuCfZEOgqUPTgp/mbf1dpxFnwdvuSl6NuQfX2W2th+qTY/6wFu+dCpfiCTPaS/Swn7h1uh2ingM12SvjVl+dL2ITr6hQBYnz9zPMq9NcKNdfLmc1KOH4sY4oGv35w2PM2hM1hFZ0hKMejTMpfigrkSa0zh6zB9Y+zik3h4usdyRP7JoL2vwkNBD8+ztXEnncoe5cTPofeG2gXRpGyRH53Qq6uTNeuRsuz2NmUux8AAKnrdMKVjzyeJnh9sEZxWopZZfvaTUa8bsYzpIBYoA8k3dGcqCySi1tQjtp8zTxSp5tUNYzyHw== Received: from BN8PR15CA0003.namprd15.prod.outlook.com (2603:10b6:408:c0::16) by MN2PR12MB3408.namprd12.prod.outlook.com (2603:10b6:208:cd::21) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5081.14; Thu, 17 Mar 2022 01:20:29 +0000 Received: from BN8NAM11FT035.eop-nam11.prod.protection.outlook.com (2603:10b6:408:c0:cafe::79) by BN8PR15CA0003.outlook.office365.com (2603:10b6:408:c0::16) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5081.17 via Frontend Transport; Thu, 17 Mar 2022 01:20:29 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 12.22.5.238) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 12.22.5.238 as permitted sender) receiver=protection.outlook.com; client-ip=12.22.5.238; helo=mail.nvidia.com; Received: from mail.nvidia.com (12.22.5.238) by BN8NAM11FT035.mail.protection.outlook.com (10.13.177.116) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.20.5081.14 via Frontend Transport; Thu, 17 Mar 2022 01:20:28 +0000 Received: from rnnvmail205.nvidia.com (10.129.68.10) by DRHQMAIL105.nvidia.com (10.27.9.14) with Microsoft SMTP Server (TLS) id 15.0.1497.32; Thu, 17 Mar 2022 01:20:20 +0000 Received: from rnnvmail203.nvidia.com (10.129.68.9) by rnnvmail205.nvidia.com (10.129.68.10) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Wed, 16 Mar 2022 18:20:19 -0700 Received: from BUILDSERVER-IO-L4T.nvidia.com (10.127.8.14) by mail.nvidia.com (10.129.68.9) with Microsoft SMTP Server id 15.2.986.22 via Frontend Transport; Wed, 16 Mar 2022 18:20:16 -0700 From: Krishna Yarlagadda To: , , , , , CC: , , , , , "Krishna Yarlagadda" Subject: [PATCH 1/3] spi: tegra210-quad: Multi-cs support Date: Thu, 17 Mar 2022 06:50:04 +0530 Message-ID: <20220317012006.15080-2-kyarlagadda@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20220317012006.15080-1-kyarlagadda@nvidia.com> References: <20220317012006.15080-1-kyarlagadda@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: b0de5828-c533-464c-09c3-08da07b452cc X-MS-TrafficTypeDiagnostic: MN2PR12MB3408:EE_ X-Microsoft-Antispam-PRVS: X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: m8kr9MCPunSPhz0LQOPYC8MIYZhEQRtTRqRJ1+/084in8A4y6t+gFS66CPT9j+MMUtSvt/FNShwoz0q7vvQVOdN8a0Enmwi+k1FU11rewu+lHI7P+NtBS8QVdoznyH6ybhrBb04RLIm2OyIEBFpKUftCnPbqN04hug+CSyz9K0gdcGPZmoR+W3YLI2ED06PvMcaNO2Id6ZYGxYtCxcu4rnHQ2uwaASgKKWzrGYdVuPfduD2fLhunrM5e7zn27DGNYpK+3M9Gc1Kc+N53WJTV0vTMldJX86aXq61VgabSPO6yYF6n23ONKyQ1OmqWiwlbOm2Fehji/AO83m/ItryrwEXF/hrRDZiil3aTdJY+l4KPk3bPbLTNfYjpc25QNxlMUaC161HzGuKBItyJN7ZgY2xgQELvXbRYKM85qJ4ElmkW5g6T/K+T/i/6ai8f7EZAHumJlzVW98V5OYUSYh34Cv2HglYgjHcF27WSQXm1PrDhWe/UOzWa1XJG7iBxNwDC+xY5z1/1Mgycijs3lfBS6hr5qmW+9koTT5FT/SpbuDREQXzbA/ljYfgdXOB8mb4irVpX5p5TnG5hRj2+3xeiZdZh1MJgyVsMI/MySs03t9YNmUp2tzcFutEthTgo7I4tAbwgMsHT+MYNrvpfL5jH5uOUI0d3F0K0uNHGNm03ZWpTYSk9mVlLCxAEQDTfvbfFdfRNg4hGTDq24YDwn5VrEw== X-Forefront-Antispam-Report: CIP:12.22.5.238;CTRY:US;LANG:en;SCL:1;SRV:;IPV:CAL;SFV:NSPM;H:mail.nvidia.com;PTR:InfoNoRecords;CAT:NONE;SFS:(13230001)(4636009)(36840700001)(40470700004)(46966006)(26005)(1076003)(336012)(186003)(426003)(70586007)(107886003)(70206006)(8676002)(4326008)(82310400004)(508600001)(2616005)(316002)(110136005)(6636002)(54906003)(86362001)(7696005)(6666004)(2906002)(81166007)(36756003)(356005)(40460700003)(8936002)(83380400001)(5660300002)(47076005)(36860700001)(36900700001);DIR:OUT;SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 17 Mar 2022 01:20:28.9239 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: b0de5828-c533-464c-09c3-08da07b452cc X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a;Ip=[12.22.5.238];Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: BN8NAM11FT035.eop-nam11.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: MN2PR12MB3408 Precedence: bulk List-ID: X-Mailing-List: linux-spi@vger.kernel.org Tegra Grace and later chips can support upto 4 chip select lines for QUAD SPI. Added new compatible for Tegra Grace. Signed-off-by: Krishna Yarlagadda Reported-by: kernel test robot --- drivers/spi/spi-tegra210-quad.c | 33 +++++++++++++++++++++++++++++++-- 1 file changed, 31 insertions(+), 2 deletions(-) diff --git a/drivers/spi/spi-tegra210-quad.c b/drivers/spi/spi-tegra210-quad.c index 66f647f32876..a2e225e8f7f0 100644 --- a/drivers/spi/spi-tegra210-quad.c +++ b/drivers/spi/spi-tegra210-quad.c @@ -37,6 +37,16 @@ #define QSPI_RX_EN BIT(12) #define QSPI_CS_SW_VAL BIT(20) #define QSPI_CS_SW_HW BIT(21) + +#define QSPI_CS_POL_INACTIVE(n) (1 << (22 + (n))) +#define QSPI_CS_POL_INACTIVE_MASK (0xF << 22) +#define QSPI_CS_SEL_0 (0 << 26) +#define QSPI_CS_SEL_1 (1 << 26) +#define QSPI_CS_SEL_2 (2 << 26) +#define QSPI_CS_SEL_3 (3 << 26) +#define QSPI_CS_SEL_MASK (3 << 26) +#define QSPI_CS_SEL(x) (((x) & 0x3) << 26) + #define QSPI_CONTROL_MODE_0 (0 << 28) #define QSPI_CONTROL_MODE_3 (3 << 28) #define QSPI_CONTROL_MODE_MASK (3 << 28) @@ -154,6 +164,7 @@ struct tegra_qspi_soc_data { bool has_dma; bool cmb_xfer_capable; + bool cs_count; }; struct tegra_qspi_client_data { @@ -812,6 +823,7 @@ static u32 tegra_qspi_setup_transfer_one(struct spi_device *spi, struct spi_tran tegra_qspi_mask_clear_irq(tqspi); command1 = tqspi->def_command1_reg; + command1 |= QSPI_CS_SEL(spi->chip_select); command1 |= QSPI_BIT_LENGTH(bits_per_word - 1); command1 &= ~QSPI_CONTROL_MODE_MASK; @@ -941,10 +953,11 @@ static int tegra_qspi_setup(struct spi_device *spi) /* keep default cs state to inactive */ val = tqspi->def_command1_reg; + val |= QSPI_CS_SEL(spi->chip_select); if (spi->mode & SPI_CS_HIGH) - val &= ~QSPI_CS_SW_VAL; + val &= ~QSPI_CS_POL_INACTIVE(spi->chip_select); else - val |= QSPI_CS_SW_VAL; + val |= QSPI_CS_POL_INACTIVE(spi->chip_select); tqspi->def_command1_reg = val; tegra_qspi_writel(tqspi, tqspi->def_command1_reg, QSPI_COMMAND1); @@ -1425,16 +1438,25 @@ static irqreturn_t tegra_qspi_isr_thread(int irq, void *context_data) static struct tegra_qspi_soc_data tegra210_qspi_soc_data = { .has_dma = true, .cmb_xfer_capable = false, + .cs_count = 1, }; static struct tegra_qspi_soc_data tegra186_qspi_soc_data = { .has_dma = true, .cmb_xfer_capable = true, + .cs_count = 1, }; static struct tegra_qspi_soc_data tegra234_qspi_soc_data = { .has_dma = false, .cmb_xfer_capable = true, + .cs_count = 1, +}; + +static struct tegra_qspi_soc_data tegra_grace_qspi_soc_data = { + .has_dma = false, + .cmb_xfer_capable = true, + .cs_count = 4, }; static const struct of_device_id tegra_qspi_of_match[] = { @@ -1450,6 +1472,9 @@ static const struct of_device_id tegra_qspi_of_match[] = { }, { .compatible = "nvidia,tegra234-qspi", .data = &tegra234_qspi_soc_data, + }, { + .compatible = "nvidia,tegra-grace-qspi", + .data = &tegra_grace_qspi_soc_data, }, {} }; @@ -1467,6 +1492,9 @@ static const struct acpi_device_id tegra_qspi_acpi_match[] = { }, { .id = "NVDA1413", .driver_data = (kernel_ulong_t)&tegra234_qspi_soc_data, + }, { + .id = "NVDA1513", + .driver_data = (kernel_ulong_t)&th500_qspi_soc_data, }, {} }; @@ -1506,6 +1534,7 @@ static int tegra_qspi_probe(struct platform_device *pdev) spin_lock_init(&tqspi->lock); tqspi->soc_data = device_get_match_data(&pdev->dev); + master->num_chipselect = tqspi->soc_data->cs_count; r = platform_get_resource(pdev, IORESOURCE_MEM, 0); tqspi->base = devm_ioremap_resource(&pdev->dev, r); if (IS_ERR(tqspi->base)) From patchwork Thu Mar 17 01:20:05 2022 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Krishna Yarlagadda X-Patchwork-Id: 12783389 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id 68D88C433FE for ; Thu, 17 Mar 2022 01:20:30 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1358182AbiCQBVn (ORCPT ); Wed, 16 Mar 2022 21:21:43 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:34896 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1357254AbiCQBVn (ORCPT ); Wed, 16 Mar 2022 21:21:43 -0400 Received: from NAM04-MW2-obe.outbound.protection.outlook.com (mail-mw2nam08on2070.outbound.protection.outlook.com [40.107.101.70]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 888781DA50; Wed, 16 Mar 2022 18:20:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=Qc+rHWUMcU6uQki/1OrSVXe3jV2sKy8l5PZ0wenh7mBm610TdUn0Ne3c4QgHl+KnwjbzoHWAtO+J/W2wrDZ0uQBOn6a3HutQi5zKE6vBsC/u+51US+miJC65Wgw6o9cRch7JmKBGZmiwB0aadcUzkZPMEBJrGdC5ZLST7vpPYMNA+CnDEdfnxBg3qF7fnAbeBOj4GlNOBHLJfhsxmW8lypXGyy3WSAyNN84JRqynWPi8yVgBzpwYecK0m1lCPk8l8J9YCi8pWZEzKbbCBl8hYb26d/M/4XoihAvM0vLs//+w8wQZtKwhn8+wMMG3qYIt0Aht2AHbybSfOcPcLy9pMA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=ksx4i/z74I5ji5w5d1pK66cCe62mhmQ5aF6wgwthj6Y=; b=d7pT2SCPWIvd3cq2HG9KZ2DtZebYPtQGoWNR21H8IIkiaOhbmD2ypgov4VteX0X9CY4hreRMiDQjophz2Z35vgP18EBbzjPMaV7lRy5GPFT5HWiAIVTxt/a1sWJAABOKGfuvna4qNPJryRXkhX74pFKN7yREX5B2t/EIfXdD6YUhUAChdFyIm5vtvkECCxFXPTGZByA/B6G4dD1JX834WNhCTzp9HOfPcRTq8NFkbCkk375fwtpaAKIpqUskHJ6ofEHxMb8faYJCZQ93tM3bAZQKdYox+LfHqm0ThvZ/1wivSAazwCE9YAFf7cd6iUamJ7A0P7HXC+kd/QaLwtv0ug== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 12.22.5.235) smtp.rcpttodomain=kernel.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=ksx4i/z74I5ji5w5d1pK66cCe62mhmQ5aF6wgwthj6Y=; b=W2w39jmE/SCVLqYr2PbVM//p2OHmSFofNmTgnOqxKMWBnwt0MZESci0+kS1Q/6rqeIqDYBsVafLNicbAC+bK2R7npvm3icgQ7ac+4PMupezB3nWgSlp6rHPwzLSdExJY2xU2KRJxcuNzsziu5uGL1PQm7cGSQTl/Q0zn69uEkc+P4S5v5usAuuyz7mVuka5B4hQsheBh8WjYHazG+ul8W7A9cDtv3c6djFHlGTOqfXHJLRWuyxja2cBo5bLNT3D4Ilit+3vc5UQw6cJC2Mvzs/8CIu6sVMggvMpaGuCSTJ5IQghLyCXvUIXk8EW6YmbHPT8WLdsL4PL0r331Da/Oew== Received: from DM5PR1101CA0019.namprd11.prod.outlook.com (2603:10b6:4:4c::29) by DM4PR12MB5054.namprd12.prod.outlook.com (2603:10b6:5:389::24) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5081.14; Thu, 17 Mar 2022 01:20:25 +0000 Received: from DM6NAM11FT050.eop-nam11.prod.protection.outlook.com (2603:10b6:4:4c:cafe::b2) by DM5PR1101CA0019.outlook.office365.com (2603:10b6:4:4c::29) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5081.16 via Frontend Transport; Thu, 17 Mar 2022 01:20:25 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 12.22.5.235) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 12.22.5.235 as permitted sender) receiver=protection.outlook.com; client-ip=12.22.5.235; helo=mail.nvidia.com; Received: from mail.nvidia.com (12.22.5.235) by DM6NAM11FT050.mail.protection.outlook.com (10.13.173.111) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.20.5081.14 via Frontend Transport; Thu, 17 Mar 2022 01:20:25 +0000 Received: from rnnvmail204.nvidia.com (10.129.68.6) by DRHQMAIL107.nvidia.com (10.27.9.16) with Microsoft SMTP Server (TLS) id 15.0.1497.32; Thu, 17 Mar 2022 01:20:24 +0000 Received: from rnnvmail203.nvidia.com (10.129.68.9) by rnnvmail204.nvidia.com (10.129.68.6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Wed, 16 Mar 2022 18:20:23 -0700 Received: from BUILDSERVER-IO-L4T.nvidia.com (10.127.8.14) by mail.nvidia.com (10.129.68.9) with Microsoft SMTP Server id 15.2.986.22 via Frontend Transport; Wed, 16 Mar 2022 18:20:20 -0700 From: Krishna Yarlagadda To: , , , , , CC: , , , , , "Krishna Yarlagadda" Subject: [PATCH 2/3] spi: tegra210-quad: Add wait polling support Date: Thu, 17 Mar 2022 06:50:05 +0530 Message-ID: <20220317012006.15080-3-kyarlagadda@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20220317012006.15080-1-kyarlagadda@nvidia.com> References: <20220317012006.15080-1-kyarlagadda@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: d2c8c317-1c25-4bc2-2ab3-08da07b450de X-MS-TrafficTypeDiagnostic: DM4PR12MB5054:EE_ X-Microsoft-Antispam-PRVS: X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: yRvmOfjNFeKtheclSmfnNNPZt+a05E1Nm/MUx1jRwz4QqarZZj2IX+QO/br3wdxEA1Memks7tPMlwtSEgF6JTKx2jISd8SXxKWiZTqLoDcJgB1Gq5I/DvpUjfVKM5Ykzs8rrfbnlqsLfCnSKam9UwZZ4Wsk+L/PjrGoBACfDpti8gxiiXkWJwrdQzqVE+NT6RjNo4xj3UZLWZB4P7TGFs5G/WYdwcRaIVDODCqKu5Sam9cfbPQ+ccx1XIJr6/pKcAbQCVuyOkGPXYGVvCt41bIBbulhdWDsUbp9wbc9Qfovb82T1cwPdhlva6TU8vJV8A6/wnB0U6MbwHOLrQDIDjCwNg7CWuru31yuFDaSEs1lROfbaaHpvY9uIdSr5KAN0OR6sNTHvdPfH0fQZWXQVs5/gKW5azsCYarTya/n2bvYoVNyQaQCJ4nn6mXvx0Qx4hUpk5yhn0nfFaPgkRTui/wbEdx1hk7aFvlupCgPgqrWuMBk3CnzLa5aher4osgWshVAbq1Cwnz35MePXORLOnkOGzDDX8y4iKTrYIPgkPeuGR838FRah9MF6arQD1SLWZIcgOc1F0Faqv6djs5Ma8R2LbLtug1kHQQOcKYMR+bh/daSSvlp7Z7ge6853m4d7lFX6Vq/GSBowAGj1TP5wdoNUkhBRnmxxov76S/xMX0FNXeIaGRQ2RoECwo4QOf81VHphBkFIXdZb8pwRvQ+Pug== X-Forefront-Antispam-Report: CIP:12.22.5.235;CTRY:US;LANG:en;SCL:1;SRV:;IPV:CAL;SFV:NSPM;H:mail.nvidia.com;PTR:InfoNoRecords;CAT:NONE;SFS:(13230001)(4636009)(36840700001)(46966006)(40470700004)(2616005)(2906002)(36756003)(1076003)(107886003)(186003)(26005)(36860700001)(356005)(81166007)(426003)(336012)(47076005)(86362001)(8936002)(7696005)(70586007)(70206006)(40460700003)(316002)(82310400004)(110136005)(6636002)(54906003)(508600001)(8676002)(6666004)(4326008)(5660300002)(36900700001);DIR:OUT;SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 17 Mar 2022 01:20:25.7497 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: d2c8c317-1c25-4bc2-2ab3-08da07b450de X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a;Ip=[12.22.5.235];Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: DM6NAM11FT050.eop-nam11.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: DM4PR12MB5054 Precedence: bulk List-ID: X-Mailing-List: linux-spi@vger.kernel.org Controller can poll for wait state inserted by TPM device and handle it. Signed-off-by: Krishna Yarlagadda --- drivers/spi/spi-tegra210-quad.c | 31 +++++++++++++++++++++++++++++++ 1 file changed, 31 insertions(+) diff --git a/drivers/spi/spi-tegra210-quad.c b/drivers/spi/spi-tegra210-quad.c index a2e225e8f7f0..ecf171bfcdce 100644 --- a/drivers/spi/spi-tegra210-quad.c +++ b/drivers/spi/spi-tegra210-quad.c @@ -142,6 +142,7 @@ #define QSPI_GLOBAL_CONFIG 0X1a4 #define QSPI_CMB_SEQ_EN BIT(0) +#define QSPI_TPM_WAIT_POLL_EN BIT(1) #define QSPI_CMB_SEQ_ADDR 0x1a8 #define QSPI_ADDRESS_VALUE_SET(X) (((x) & 0xFFFF) << 0) @@ -165,11 +166,13 @@ struct tegra_qspi_soc_data { bool has_dma; bool cmb_xfer_capable; bool cs_count; + bool has_wait_polling; }; struct tegra_qspi_client_data { int tx_clk_tap_delay; int rx_clk_tap_delay; + bool wait_polling; }; struct tegra_qspi { @@ -833,6 +836,11 @@ static u32 tegra_qspi_setup_transfer_one(struct spi_device *spi, struct spi_tran else command1 |= QSPI_CONTROL_MODE_0; + if (tqspi->soc_data->cmb_xfer_capable) + command1 &= ~QSPI_CS_SW_HW; + else + command1 |= QSPI_CS_SW_HW; + if (spi->mode & SPI_CS_HIGH) command1 |= QSPI_CS_SW_VAL; else @@ -917,6 +925,7 @@ static int tegra_qspi_start_transfer_one(struct spi_device *spi, static struct tegra_qspi_client_data *tegra_qspi_parse_cdata_dt(struct spi_device *spi) { + struct tegra_qspi *tqspi = spi_master_get_devdata(spi->master); struct tegra_qspi_client_data *cdata; cdata = devm_kzalloc(&spi->dev, sizeof(*cdata), GFP_KERNEL); @@ -927,6 +936,11 @@ static struct tegra_qspi_client_data *tegra_qspi_parse_cdata_dt(struct spi_devic &cdata->tx_clk_tap_delay); device_property_read_u32(&spi->dev, "nvidia,rx-clk-tap-delay", &cdata->rx_clk_tap_delay); + if (tqspi->soc_data->has_wait_polling) + cdata->wait_polling = device_property_read_bool + (&spi->dev, + "nvidia,wait-polling"); + return cdata; } @@ -1049,6 +1063,7 @@ static int tegra_qspi_combined_seq_xfer(struct tegra_qspi *tqspi, bool is_first_msg = true; struct spi_transfer *xfer; struct spi_device *spi = msg->spi; + struct tegra_qspi_client_data *cdata = spi->controller_data; u8 transfer_phase = 0; u32 cmd1 = 0, dma_ctl = 0; int ret = 0; @@ -1059,6 +1074,10 @@ static int tegra_qspi_combined_seq_xfer(struct tegra_qspi *tqspi, /* Enable Combined sequence mode */ val = tegra_qspi_readl(tqspi, QSPI_GLOBAL_CONFIG); val |= QSPI_CMB_SEQ_EN; + if (cdata->wait_polling) + val |= QSPI_TPM_WAIT_POLL_EN; + else + val &= ~QSPI_TPM_WAIT_POLL_EN; tegra_qspi_writel(tqspi, val, QSPI_GLOBAL_CONFIG); /* Process individual transfer list */ list_for_each_entry(xfer, &msg->transfers, transfer_list) { @@ -1158,6 +1177,8 @@ static int tegra_qspi_combined_seq_xfer(struct tegra_qspi *tqspi, transfer_phase++; } + ret = 0; + exit: msg->status = ret; @@ -1180,6 +1201,7 @@ static int tegra_qspi_non_combined_seq_xfer(struct tegra_qspi *tqspi, /* Disable Combined sequence mode */ val = tegra_qspi_readl(tqspi, QSPI_GLOBAL_CONFIG); val &= ~QSPI_CMB_SEQ_EN; + val &= ~QSPI_TPM_WAIT_POLL_EN; tegra_qspi_writel(tqspi, val, QSPI_GLOBAL_CONFIG); list_for_each_entry(transfer, &msg->transfers, transfer_list) { struct spi_transfer *xfer = transfer; @@ -1439,24 +1461,28 @@ static struct tegra_qspi_soc_data tegra210_qspi_soc_data = { .has_dma = true, .cmb_xfer_capable = false, .cs_count = 1, + .has_wait_polling = false, }; static struct tegra_qspi_soc_data tegra186_qspi_soc_data = { .has_dma = true, .cmb_xfer_capable = true, .cs_count = 1, + .has_wait_polling = false, }; static struct tegra_qspi_soc_data tegra234_qspi_soc_data = { .has_dma = false, .cmb_xfer_capable = true, .cs_count = 1, + .has_wait_polling = true, }; static struct tegra_qspi_soc_data tegra_grace_qspi_soc_data = { .has_dma = false, .cmb_xfer_capable = true, .cs_count = 4, + .has_wait_polling = true, }; static const struct of_device_id tegra_qspi_of_match[] = { @@ -1509,6 +1535,7 @@ static int tegra_qspi_probe(struct platform_device *pdev) struct resource *r; int ret, qspi_irq; int bus_num; + u8 val = 0; master = devm_spi_alloc_master(&pdev->dev, sizeof(*tqspi)); if (!master) @@ -1585,6 +1612,10 @@ static int tegra_qspi_probe(struct platform_device *pdev) tqspi->spi_cs_timing1 = tegra_qspi_readl(tqspi, QSPI_CS_TIMING1); tqspi->spi_cs_timing2 = tegra_qspi_readl(tqspi, QSPI_CS_TIMING2); tqspi->def_command2_reg = tegra_qspi_readl(tqspi, QSPI_COMMAND2); + val = tegra_qspi_readl(tqspi, QSPI_GLOBAL_CONFIG); + val &= ~QSPI_CMB_SEQ_EN; + val &= ~QSPI_TPM_WAIT_POLL_EN; + tegra_qspi_writel(tqspi, val, QSPI_GLOBAL_CONFIG); pm_runtime_put(&pdev->dev); From patchwork Thu Mar 17 01:20:06 2022 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Krishna Yarlagadda X-Patchwork-Id: 12783391 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id AFD5BC433F5 for ; Thu, 17 Mar 2022 01:20:43 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1358268AbiCQBV5 (ORCPT ); Wed, 16 Mar 2022 21:21:57 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:35360 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1358255AbiCQBVz (ORCPT ); Wed, 16 Mar 2022 21:21:55 -0400 Received: from NAM11-CO1-obe.outbound.protection.outlook.com (mail-co1nam11on2052.outbound.protection.outlook.com [40.107.220.52]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D4CAA1DA68; Wed, 16 Mar 2022 18:20:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=DO5teCpMierKnOCPX1ghJLMhPQXbzIApZe5JNuNQ2eLFztWWqCyedMu1Potq9Kzjhgfscgcez+Xs5gRKCnlbnCjEZxzK7Hs+8aw470Z1/RWQ6lRxkyr89K3lX7L2VDIVafPF5UMo8pxVSPstHnsDdTNwFnQBs3iuE0ZjPfFLs5NoIpYjHz5pkpK2LL9z/mX2UDO0zvRhqC77HBoLrqk6HDWGbqNUVU8NXRfYV6FpXDZ9XbZlUqhphUr4ay4eigxJy+OjYEhzeaRcpxBL6IGkbqeXDfCvnGyPsuwYCxe6DQBve0m/o7VQ/fToGII72PG2ZkhJfGsP93/j2ZUVDZFihQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=Y+29A/LkdF7idoccqnNl5ZRjmNGSwr4nhg0wUtaYyYY=; b=n3g9CpaxR8idx48E+hozUzzVTdVaGiIKnqLSloHMHjL/S37KstGq/tC9D7K4F0Y7SQkwec0bFYXViprA8tH3vkUUVqREKP5kvB/0IO5yYzE4AeQAIoc8A7nh3bVLj6W0A6J3bSS3MnuJS7hFrBOAyR7/G9R+o1fONLHd+T9ky+C4Pp6iuelExU44uKuOmED//YB84jyTQQ9ZR/iXN8wfC18cqC39bPX7R+91tXZkTKZC/3Y4RfY9I/ejeAbRPc+IjzTAiyZGO9hDPeMM5qyAoKHDtFf1B/n9jP5DmUuMK6Sdas7cMO8et4DryXNZdLAlEK0dNMsGxjF/fZ91cHzrRQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 12.22.5.238) smtp.rcpttodomain=kernel.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=Y+29A/LkdF7idoccqnNl5ZRjmNGSwr4nhg0wUtaYyYY=; b=oAjoNkZfa72IuQBu1RXnkpGi15cLN2xqXZpiwTqXUEvjvqbgDrh0NCg41+9SS4ili49GiwKg3sx7dcF7uxoJZAlfDjB7tLebOobPYmdlT+mOb40OXY1Vd5IzAYiQTALjZ0vSLe1b15GyHYaIiuahjuV5ytmPGN7Gy6ZSdJGS4Yo7G5KyjvQqlUv0VUy47WjxT7NBpkKnk3wbcts7q79aqMx7BEjlpE/NvwitEEY9hEyV0qQc+hNH2AUZoXrDDZVEUEDT7DdN5EVIqQMZtHGLQC0E5Gy6qpm7kcDGdvh1qr6kZhxTsDlhSs2dCy7l6bwP/9hZ1agvEs+SjltQXFhiYQ== Received: from BN8PR15CA0021.namprd15.prod.outlook.com (2603:10b6:408:c0::34) by CH0PR12MB5369.namprd12.prod.outlook.com (2603:10b6:610:d4::12) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5081.14; Thu, 17 Mar 2022 01:20:33 +0000 Received: from BN8NAM11FT035.eop-nam11.prod.protection.outlook.com (2603:10b6:408:c0:cafe::92) by BN8PR15CA0021.outlook.office365.com (2603:10b6:408:c0::34) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5081.17 via Frontend Transport; Thu, 17 Mar 2022 01:20:33 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 12.22.5.238) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 12.22.5.238 as permitted sender) receiver=protection.outlook.com; client-ip=12.22.5.238; helo=mail.nvidia.com; Received: from mail.nvidia.com (12.22.5.238) by BN8NAM11FT035.mail.protection.outlook.com (10.13.177.116) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.20.5081.14 via Frontend Transport; Thu, 17 Mar 2022 01:20:32 +0000 Received: from rnnvmail202.nvidia.com (10.129.68.7) by DRHQMAIL105.nvidia.com (10.27.9.14) with Microsoft SMTP Server (TLS) id 15.0.1497.32; Thu, 17 Mar 2022 01:20:28 +0000 Received: from rnnvmail203.nvidia.com (10.129.68.9) by rnnvmail202.nvidia.com (10.129.68.7) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Wed, 16 Mar 2022 18:20:27 -0700 Received: from BUILDSERVER-IO-L4T.nvidia.com (10.127.8.14) by mail.nvidia.com (10.129.68.9) with Microsoft SMTP Server id 15.2.986.22 via Frontend Transport; Wed, 16 Mar 2022 18:20:24 -0700 From: Krishna Yarlagadda To: , , , , , CC: , , , , , "Krishna Yarlagadda" Subject: [PATCH 3/3] spi: dt-bindings: Add wait state polling flag Date: Thu, 17 Mar 2022 06:50:06 +0530 Message-ID: <20220317012006.15080-4-kyarlagadda@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20220317012006.15080-1-kyarlagadda@nvidia.com> References: <20220317012006.15080-1-kyarlagadda@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 9cea0184-99f2-4450-941e-08da07b45529 X-MS-TrafficTypeDiagnostic: CH0PR12MB5369:EE_ X-Microsoft-Antispam-PRVS: X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: MMK7AnVoJGYNQxrElkos65XkQc7hEyFYCIiMDNm/ZXXZ1+74fg3DV+Juk4uOiMBjbwhCs3FzT2p8nb8IWYdPa1Bl/Iwo22TVePRX0GvUKUJSgh0ydW4uQO6tSLVj1pJPTEhHkWN37Xn09PpGjZnYDe9+sfOSGxp5ZepPxCzPVzbo8MA2zdAslUgoU1yG/QEm8kfI/y+bQ0kq8lXwL4Akg7xA55CeH05oPEubk4mikdbISdWM2z1V9bJiPwFTLumIH8YaGwPEdYPocsMAWCWwcMQRsc8cSKlDwLz+SKrq7BsxlC0WxXLsNUAZGzUKBR0SuB4UxVXpUy6OeNm6imWZZS7WdsSHYrvrD4tUVbtATTmFvsxQ4kZqrzKVzlVnKDA/DUd1JenyDtw3CSuX24v7DbEuTy1o/6jRoUfi+7BuTKFTWfOXfOV5lpp2mi1Y6VIiw21fwM2xduPcZshJwyQpDfymksKD8Mrt+FS1Iv60GDud2X2RNfg2Scs0A9ZepAqxVt+7ZZSdEOidwPzyMFN+1Dn75wQLtaB5BxYkyaqaeSxm1UuTQzUmk9N48RYC2M8QzQJXIZP2o/nEQLGY6RwRq6vtqK5ifrFxr6zjAcJcsi2/bCxg2PCIwDMLv9hxzPbHQE2tdAyU2PsMUYeJiCyh9VigUsF0z4dvGOfEmeKWK2Rc7eAegiFZzSKEeQNpfRH/GKfPJEflaWyXixNl3F08Yw== X-Forefront-Antispam-Report: CIP:12.22.5.238;CTRY:US;LANG:en;SCL:1;SRV:;IPV:CAL;SFV:NSPM;H:mail.nvidia.com;PTR:InfoNoRecords;CAT:NONE;SFS:(13230001)(4636009)(36840700001)(46966006)(40470700004)(316002)(6636002)(4744005)(356005)(54906003)(8936002)(86362001)(107886003)(40460700003)(47076005)(81166007)(6666004)(7696005)(36860700001)(83380400001)(1076003)(26005)(336012)(186003)(426003)(2616005)(5660300002)(2906002)(508600001)(82310400004)(36756003)(8676002)(4326008)(70586007)(70206006)(110136005)(36900700001);DIR:OUT;SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 17 Mar 2022 01:20:32.8923 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 9cea0184-99f2-4450-941e-08da07b45529 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a;Ip=[12.22.5.238];Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: BN8NAM11FT035.eop-nam11.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: CH0PR12MB5369 Precedence: bulk List-ID: X-Mailing-List: linux-spi@vger.kernel.org Add flag to enable tpm wait state polling and Tegra Grace binding. Signed-off-by: Krishna Yarlagadda --- .../devicetree/bindings/spi/nvidia,tegra210-quad.yaml | 6 ++++++ 1 file changed, 6 insertions(+) diff --git a/Documentation/devicetree/bindings/spi/nvidia,tegra210-quad.yaml b/Documentation/devicetree/bindings/spi/nvidia,tegra210-quad.yaml index 0296edd1de22..88b00fcad210 100644 --- a/Documentation/devicetree/bindings/spi/nvidia,tegra210-quad.yaml +++ b/Documentation/devicetree/bindings/spi/nvidia,tegra210-quad.yaml @@ -20,6 +20,7 @@ properties: - nvidia,tegra186-qspi - nvidia,tegra194-qspi - nvidia,tegra234-qspi + - nvidia,tegra-grace-qspi reg: maxItems: 1 @@ -57,6 +58,11 @@ patternProperties: spi-tx-bus-width: enum: [1, 2, 4] + nvidia,wait-polling: + description: + Enable TPM wait state polling on supported chips. + type: boolean + nvidia,tx-clk-tap-delay: description: Delays the clock going out to device with this tap value.