From patchwork Tue Jul 18 10:54:35 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Sean Nyekjaer X-Patchwork-Id: 13318286 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id C6159EB64DA for ; Wed, 19 Jul 2023 06:09:09 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:Message-Id:Date:Subject:Cc :To:From:Reply-To:Content-ID:Content-Description:Resent-Date:Resent-From: Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:In-Reply-To:References: List-Owner; bh=IuXH8ogpVvvZrRJ5gBh5kOwY4aLQ8yw/nlbC0dk7L6k=; b=e4rAyIxDLuQPkW vUHJcRuhb8OvVeMW4wPb5lQlRrm9PA/iDBjpydj50bfOHxGNNxZQhIUMwpGQ6E7hYo79ITex90A++ DC/epKVffDXbRzcKD9bedqhZ+tjQv8C8NS4sHrKYeHaQV5UhRXHNb2aeLvpM0h0Gdyng6ns1xhRGB 1GUUkxhbBXyMtjwtr97vl74bIxA3u+75eoNFIJyCnTWaBY3WlkSVZKWdj23Shjmn40+FjaXAts4gw H7SkhNN/EbTMdLd37O1vmfc3cYqCILchL7RN9g7CGPOulCAHdG9TpiGr+fKJs62EmqiVxtbgTq8Ex tOGnXObO4kTiS3B7x/GQ==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.96 #2 (Red Hat Linux)) id 1qM0Mj-005ZD9-2c; Wed, 19 Jul 2023 06:08:49 +0000 Received: from desiato.infradead.org ([90.155.92.199]) by bombadil.infradead.org with esmtps (Exim 4.96 #2 (Red Hat Linux)) id 1qM0Mh-005ZCD-2m for linux-arm-kernel@bombadil.infradead.org; Wed, 19 Jul 2023 06:08:48 +0000 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=infradead.org; s=desiato.20200630; h=Content-Transfer-Encoding:MIME-Version :Message-Id:Date:Subject:Cc:To:From:Sender:Reply-To:Content-Type:Content-ID: Content-Description:In-Reply-To:References; bh=RYXitp7vsqnGs0swR9AWSytUDA+Ixomy3yyK0MsJ4R8=; b=JKBPJSWoc/eVutOkEFK+udgl50 8NPzP9gaOi8NYlwNdnjuEix35ECP3aXslaQicevb9UZK4e9ViDjCpJEBgUWpLLX/Ti9U39wVsvTDw l3Ty2naWUGhuavppYpNZsOV1vPBbtn23yuat0QycFtVD81zbdg9tVt01RUWgFQjzv/dMQWiUEpsXH XWIPULNoLmUfA+KejsBNfvPXr4LYALnUXeuoc0dNLc5sT8cosdnSnpu94Q3iKtjqp2lLorBGJeWT5 UzJ3nprL8sFnCQ/3uj6Ap7rm6Rl3/DjDyB56Dv1J/IQwdhdqUxEsBqOrpbZI4ZP9cfWQsjgl0ljQX bLjeXorA==; Received: from www530.your-server.de ([188.40.30.78]) by desiato.infradead.org with esmtps (Exim 4.96 #2 (Red Hat Linux)) id 1qLiOC-00BRv1-2s for linux-arm-kernel@lists.infradead.org; Tue, 18 Jul 2023 10:57:11 +0000 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=geanix.com; s=default2211; h=Content-Transfer-Encoding:MIME-Version:Message-Id:Date: Subject:Cc:To:From:Sender:Reply-To:Content-Type:Content-ID: Content-Description:Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc :Resent-Message-ID:In-Reply-To:References; bh=RYXitp7vsqnGs0swR9AWSytUDA+Ixomy3yyK0MsJ4R8=; b=DjuhIdS1hAZtaWI1Z5eg/w2Wsj aqQcM1JMsCuik1oI1GuyQeAfxehHvLtgBh82Kmj1kBQlTO1vIEgrzO8IBw+2LC1stqgTLTWUDNc2o UDcC8Y7QEFmdol8pGHliYin+8fpeM75ibgsKQ2raqDDKGNN34cLiIwBPOZjDXqfV//P4zBtEcGBrS iqIHYyrj2Oav5VkCXRs4hNkkcMo3II1Gs+FIxgrEFs3fDJ933/e+esqw86vFNytA6OJVr4ETs63gL bIJuMhFLUjajxAwTy/lvIjQ1XxVv4s+mHsmjgii/J5+nAPKLrUwNqVQIwYrO2YzXaWXPReWsMggUd fy4Mk50A==; Received: from sslproxy02.your-server.de ([78.47.166.47]) by www530.your-server.de with esmtpsa (TLS1.3) tls TLS_AES_256_GCM_SHA384 (Exim 4.94.2) (envelope-from ) id 1qLiLm-0002Jj-Nh; Tue, 18 Jul 2023 12:54:38 +0200 Received: from [185.17.218.86] (helo=zen..) by sslproxy02.your-server.de with esmtpsa (TLSv1.3:TLS_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1qLiLm-000Tgg-5k; Tue, 18 Jul 2023 12:54:38 +0200 From: Sean Nyekjaer To: Pierre-Yves MORDRET , Alain Volmat , Andi Shyti , Maxime Coquelin , Alexandre Torgue Cc: Sean Nyekjaer , linux-i2c@vger.kernel.org, linux-stm32@st-md-mailman.stormreply.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: [PATCH v2] i2c: stm32f7: Add atomic_xfer method to driver Date: Tue, 18 Jul 2023 12:54:35 +0200 Message-Id: <20230718105435.2641207-1-sean@geanix.com> X-Mailer: git-send-email 2.40.0 MIME-Version: 1.0 X-Authenticated-Sender: sean@geanix.com X-Virus-Scanned: Clear (ClamAV 0.103.8/26973/Tue Jul 18 09:28:30 2023) X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20230718_115709_209098_82C56E6B X-CRM114-Status: GOOD ( 19.89 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org Add an atomic_xfer method to the driver so that it behaves correctly when controlling a PMIC that is responsible for device shutdown. The atomic_xfer method added is similar to the one from the i2c-mv64xxx driver. When running an atomic_xfer a bool flag in the driver data is set, the interrupt is not unmasked on transfer start, and the IRQ handler is manually invoked while waiting for pending transfers to complete. Signed-off-by: Sean Nyekjaer --- Changes since v1: - Removed dma in atomic drivers/i2c/busses/i2c-stm32f7.c | 111 ++++++++++++++++++++++--------- 1 file changed, 78 insertions(+), 33 deletions(-) diff --git a/drivers/i2c/busses/i2c-stm32f7.c b/drivers/i2c/busses/i2c-stm32f7.c index e897d9101434..d944b8f85d1c 100644 --- a/drivers/i2c/busses/i2c-stm32f7.c +++ b/drivers/i2c/busses/i2c-stm32f7.c @@ -357,6 +357,7 @@ struct stm32f7_i2c_dev { u32 dnf_dt; u32 dnf; struct stm32f7_i2c_alert *alert; + bool atomic; }; /* @@ -905,38 +906,43 @@ static void stm32f7_i2c_xfer_msg(struct stm32f7_i2c_dev *i2c_dev, cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count); } - /* Enable NACK, STOP, error and transfer complete interrupts */ - cr1 |= STM32F7_I2C_CR1_ERRIE | STM32F7_I2C_CR1_TCIE | - STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE; - - /* Clear DMA req and TX/RX interrupt */ - cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE | - STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN); - - /* Configure DMA or enable RX/TX interrupt */ - i2c_dev->use_dma = false; - if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN) { - ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma, - msg->flags & I2C_M_RD, - f7_msg->count, f7_msg->buf, - stm32f7_i2c_dma_callback, - i2c_dev); - if (!ret) - i2c_dev->use_dma = true; - else - dev_warn(i2c_dev->dev, "can't use DMA\n"); - } + if (!i2c_dev->atomic) { + /* Enable NACK, STOP, error and transfer complete interrupts */ + cr1 |= STM32F7_I2C_CR1_ERRIE | STM32F7_I2C_CR1_TCIE | + STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE; + + /* Clear DMA req and TX/RX interrupt */ + cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE | + STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN); + + /* Configure DMA or enable RX/TX interrupt */ + i2c_dev->use_dma = false; + if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN) { + ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma, + msg->flags & I2C_M_RD, + f7_msg->count, f7_msg->buf, + stm32f7_i2c_dma_callback, + i2c_dev); + if (!ret) + i2c_dev->use_dma = true; + else + dev_warn(i2c_dev->dev, "can't use DMA\n"); + } - if (!i2c_dev->use_dma) { - if (msg->flags & I2C_M_RD) - cr1 |= STM32F7_I2C_CR1_RXIE; - else - cr1 |= STM32F7_I2C_CR1_TXIE; + if (!i2c_dev->use_dma) { + if (msg->flags & I2C_M_RD) + cr1 |= STM32F7_I2C_CR1_RXIE; + else + cr1 |= STM32F7_I2C_CR1_TXIE; + } else { + if (msg->flags & I2C_M_RD) + cr1 |= STM32F7_I2C_CR1_RXDMAEN; + else + cr1 |= STM32F7_I2C_CR1_TXDMAEN; + } } else { - if (msg->flags & I2C_M_RD) - cr1 |= STM32F7_I2C_CR1_RXDMAEN; - else - cr1 |= STM32F7_I2C_CR1_TXDMAEN; + /* Disable all interrupts */ + cr1 &= ~STM32F7_I2C_ALL_IRQ_MASK; } /* Configure Start/Repeated Start */ @@ -1670,7 +1676,22 @@ static irqreturn_t stm32f7_i2c_isr_error(int irq, void *data) return IRQ_HANDLED; } -static int stm32f7_i2c_xfer(struct i2c_adapter *i2c_adap, +static int stm32f7_i2c_wait_polling(struct stm32f7_i2c_dev *i2c_dev) +{ + ktime_t timeout = ktime_add_ms(ktime_get(), i2c_dev->adap.timeout); + + while (ktime_compare(ktime_get(), timeout) < 0) { + udelay(5); + stm32f7_i2c_isr_event(0, i2c_dev); + + if (try_wait_for_completion(&i2c_dev->complete)) + return 1; + } + + return 0; +} + +static int stm32f7_i2c_xfer_core(struct i2c_adapter *i2c_adap, struct i2c_msg msgs[], int num) { struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(i2c_adap); @@ -1694,8 +1715,13 @@ static int stm32f7_i2c_xfer(struct i2c_adapter *i2c_adap, stm32f7_i2c_xfer_msg(i2c_dev, msgs); - time_left = wait_for_completion_timeout(&i2c_dev->complete, - i2c_dev->adap.timeout); + if (!i2c_dev->atomic) { + time_left = wait_for_completion_timeout(&i2c_dev->complete, + i2c_dev->adap.timeout); + } else { + time_left = stm32f7_i2c_wait_polling(i2c_dev); + } + ret = f7_msg->result; if (ret) { if (i2c_dev->use_dma) @@ -1727,6 +1753,24 @@ static int stm32f7_i2c_xfer(struct i2c_adapter *i2c_adap, return (ret < 0) ? ret : num; } +static int stm32f7_i2c_xfer(struct i2c_adapter *i2c_adap, + struct i2c_msg msgs[], int num) +{ + struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(i2c_adap); + + i2c_dev->atomic = 0; + return stm32f7_i2c_xfer_core(i2c_adap, msgs, num); +} + +static int stm32f7_i2c_xfer_atomic(struct i2c_adapter *i2c_adap, + struct i2c_msg msgs[], int num) +{ + struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(i2c_adap); + + i2c_dev->atomic = 1; + return stm32f7_i2c_xfer_core(i2c_adap, msgs, num); +} + static int stm32f7_i2c_smbus_xfer(struct i2c_adapter *adapter, u16 addr, unsigned short flags, char read_write, u8 command, int size, @@ -2095,6 +2139,7 @@ static u32 stm32f7_i2c_func(struct i2c_adapter *adap) static const struct i2c_algorithm stm32f7_i2c_algo = { .master_xfer = stm32f7_i2c_xfer, + .master_xfer_atomic = stm32f7_i2c_xfer_atomic, .smbus_xfer = stm32f7_i2c_smbus_xfer, .functionality = stm32f7_i2c_func, .reg_slave = stm32f7_i2c_reg_slave,