From patchwork Thu Feb 21 09:11:40 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Yash Shah X-Patchwork-Id: 10823311 Return-Path: Received: from mail.wl.linuxfoundation.org (pdx-wl-mail.web.codeaurora.org [172.30.200.125]) by pdx-korg-patchwork-2.web.codeaurora.org (Postfix) with ESMTP id B2F121399 for ; Thu, 21 Feb 2019 09:12:24 +0000 (UTC) Received: from mail.wl.linuxfoundation.org (localhost [127.0.0.1]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id A07E3301E5 for ; Thu, 21 Feb 2019 09:12:24 +0000 (UTC) Received: by mail.wl.linuxfoundation.org (Postfix, from userid 486) id 941633023A; Thu, 21 Feb 2019 09:12:24 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on pdx-wl-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-5.2 required=2.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,MAILING_LIST_MULTI,RCVD_IN_DNSWL_MED autolearn=ham version=3.3.1 Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.wl.linuxfoundation.org (Postfix) with ESMTPS id 2237630244 for ; Thu, 21 Feb 2019 09:12:24 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20170209; h=Sender: Content-Transfer-Encoding:Content-Type:MIME-Version:Cc:List-Subscribe: List-Help:List-Post:List-Archive:List-Unsubscribe:List-Id:References: In-Reply-To:Message-Id:Date:Subject:To:From:Reply-To:Content-ID: Content-Description:Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc :Resent-Message-ID:List-Owner; bh=YkNy2khXPPVAr6/HZW9IFwPAzUt7n6Oi+cw3ySL+Jm8=; b=fLCOrrdjBwuRH2noyVSt+/BP3i 8qOBIWh7NRaposjfJtdE6cjENst/HWrg/koIVnXqYsEYCNpY1H3L6PVkbyr2ioJ04X1eqfycbcPmQ D63noNyLz4V30twVlGJNgef7sIDX0PIa7E4TimQzFxNSp48GOVLVC1LPdqOO8CHs7D6eAObT+Y5Cy 3MElq1dbXHHJ8eMSSxZIMmBh9g02wOCZkX7ZdmUpB//riMBpERossZB/vy5ZG1xDIIW1ZbmCrRI2G w9QDe6Szs0eSw3dNLi9FzdA8wMXjcfXtK3TwhfIdfS12Tq4mi7hCmQlFr3dCQFzLGQMYhO/cUGfIo 2FMzdImA==; Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.90_1 #2 (Red Hat Linux)) id 1gwkP0-0008Og-0W; Thu, 21 Feb 2019 09:12:22 +0000 Received: from mail-pg1-x542.google.com ([2607:f8b0:4864:20::542]) by bombadil.infradead.org with esmtps (Exim 4.90_1 #2 (Red Hat Linux)) id 1gwkOx-0008OB-4F for linux-riscv@lists.infradead.org; Thu, 21 Feb 2019 09:12:20 +0000 Received: by mail-pg1-x542.google.com with SMTP id r124so13489379pgr.3 for ; Thu, 21 Feb 2019 01:12:19 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=Xuxrk96NNHkj3knJVr7wd98x4RZ/O1p0LvlVCD1BNmI=; b=JOy9SsXVAGKamrloePCopLWiScADlecxUZxNmDtbxznXEOvWcoxnEI87fqbrA3l+nS 4rA+9XQn9BuIqfMtFxYCT3B7ge35jvSlyWpGpoFzmesfcI5j5eecs5Q7+7e7DpIYDPIg KKCc36DEtaGQuo7x3Pm9LUi8UAt+opDoPJj36CHhm2hicr7fuM4vvwj7qloRb9bcHQIl ygMwIZkZuxshAC/nqd0jUcv4plGc0HfAvJvxEFLQRHdcDxVPJu5W2/qbJwG6lEpWsyQz MsDd9P3ioZ7YLmD01CEMT500/ro+D3CaJTdZQqV6QJ101R7rSzTrrd9gclr1xEaluyk6 SGJA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=Xuxrk96NNHkj3knJVr7wd98x4RZ/O1p0LvlVCD1BNmI=; b=f0YaDYFRLhbrw8/pzTyRzqk7vwIB0nyZ7BpxKmUr6P44VnVhZ6+EOeW9V6TD+UrMj0 WQNDT2+B3oDkTKK6bpYYLvkLFvEI87hXp0wt/FkNn1Q8YSyJ4Aa0LemaMWvHOcVVPVWd 9O1H+qYih8W+o394d/ZjEkHtAFgX5h/9RFK+KRN5UfkIvB/EccbsxLGVn38Nmki9GZoi fjGLpOgSKOf/DFT7D9yBR0Qg3RDv8sbNnaTin8cWW9atZ8CQhBn6mNByWmbBAyRgLZ2t JBzZHjkzN+wA2UXRYfU9kBhFTJ0pxHNME1vFPhDHkK0VgJv1BdVQc0sJ8BKQxLzh+nxz 85Tw== X-Gm-Message-State: AHQUAuaYgrIbBmIAo2GcTZ1T4NPOi+rPhz4TKyfSen56imSyzNK/JDUK TnrU5/qwEwzVHHRjMPycWRQIPw== X-Google-Smtp-Source: AHgI3IYcMuJcsmojQzRSe8wdFjw3NIWIvLMKJ9LNIlfzZsQqhtQg4WKX37Orj5RzJQAi6VqdPBUsgA== X-Received: by 2002:a63:6ec2:: with SMTP id j185mr37224919pgc.341.1550740338709; Thu, 21 Feb 2019 01:12:18 -0800 (PST) Received: from buildserver-90.open-silicon.com ([114.143.65.226]) by smtp.googlemail.com with ESMTPSA id i71sm66145208pfi.170.2019.02.21.01.12.14 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Thu, 21 Feb 2019 01:12:17 -0800 (PST) From: Yash Shah To: palmer@sifive.com, linux-pwm@vger.kernel.org, linux-riscv@lists.infradead.org Subject: [PATCH v7 1/2] pwm: sifive: Add DT documentation for SiFive PWM Controller Date: Thu, 21 Feb 2019 14:41:40 +0530 Message-Id: <1550740301-10097-2-git-send-email-yash.shah@sifive.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1550740301-10097-1-git-send-email-yash.shah@sifive.com> References: <1550740301-10097-1-git-send-email-yash.shah@sifive.com> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20190221_011219_169675_A643DB21 X-CRM114-Status: GOOD ( 12.63 ) X-BeenThere: linux-riscv@lists.infradead.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: mark.rutland@arm.com, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, robh+dt@kernel.org, sachin.ghadi@sifive.com, Yash Shah , thierry.reding@gmail.com, paul.walmsley@sifive.com MIME-Version: 1.0 Sender: "linux-riscv" Errors-To: linux-riscv-bounces+patchwork-linux-riscv=patchwork.kernel.org@lists.infradead.org X-Virus-Scanned: ClamAV using ClamSMTP DT documentation for PWM controller added. Signed-off-by: Wesley W. Terpstra [Atish: Compatible string update] Signed-off-by: Atish Patra Signed-off-by: Yash Shah Reviewed-by: Rob Herring --- .../devicetree/bindings/pwm/pwm-sifive.txt | 33 ++++++++++++++++++++++ 1 file changed, 33 insertions(+) create mode 100644 Documentation/devicetree/bindings/pwm/pwm-sifive.txt diff --git a/Documentation/devicetree/bindings/pwm/pwm-sifive.txt b/Documentation/devicetree/bindings/pwm/pwm-sifive.txt new file mode 100644 index 0000000..36447e3 --- /dev/null +++ b/Documentation/devicetree/bindings/pwm/pwm-sifive.txt @@ -0,0 +1,33 @@ +SiFive PWM controller + +Unlike most other PWM controllers, the SiFive PWM controller currently only +supports one period for all channels in the PWM. All PWMs need to run at +the same period. The period also has significant restrictions on the values +it can achieve, which the driver rounds to the nearest achievable period. +PWM RTL that corresponds to the IP block version numbers can be found +here: + +https://github.com/sifive/sifive-blocks/tree/master/src/main/scala/devices/pwm + +Required properties: +- compatible: Should be "sifive,-pwm" and "sifive,pwm". + Supported compatible strings are: "sifive,fu540-c000-pwm" for the SiFive + PWM v0 as integrated onto the SiFive FU540 chip, and "sifive,pwm0" for the + SiFive PWM v0 IP block with no chip integration tweaks. + Please refer to sifive-blocks-ip-versioning.txt for details. +- reg: physical base address and length of the controller's registers +- clocks: Should contain a clock identifier for the PWM's parent clock. +- #pwm-cells: Should be 3. See pwm.txt in this directory + for a description of the cell format. +- interrupts: one interrupt per PWM channel + +Examples: + +pwm: pwm@10020000 { + compatible = "sifive,fu540-c000-pwm", "sifive,pwm0"; + reg = <0x0 0x10020000 0x0 0x1000>; + clocks = <&tlclk>; + interrupt-parent = <&plic>; + interrupts = <42 43 44 45>; + #pwm-cells = <3>; +}; From patchwork Thu Feb 21 09:11:41 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Yash Shah X-Patchwork-Id: 10823313 Return-Path: Received: from mail.wl.linuxfoundation.org (pdx-wl-mail.web.codeaurora.org [172.30.200.125]) by pdx-korg-patchwork-2.web.codeaurora.org (Postfix) with ESMTP id EBA391399 for ; Thu, 21 Feb 2019 09:12:31 +0000 (UTC) Received: from mail.wl.linuxfoundation.org (localhost [127.0.0.1]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id D66393024C for ; Thu, 21 Feb 2019 09:12:31 +0000 (UTC) Received: by mail.wl.linuxfoundation.org (Postfix, from userid 486) id CA9333024F; Thu, 21 Feb 2019 09:12:31 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on pdx-wl-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-5.2 required=2.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,MAILING_LIST_MULTI,RCVD_IN_DNSWL_MED autolearn=ham version=3.3.1 Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.wl.linuxfoundation.org (Postfix) with ESMTPS id F40EA3022D for ; Thu, 21 Feb 2019 09:12:30 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20170209; h=Sender: Content-Transfer-Encoding:Content-Type:MIME-Version:Cc:List-Subscribe: List-Help:List-Post:List-Archive:List-Unsubscribe:List-Id:References: In-Reply-To:Message-Id:Date:Subject:To:From:Reply-To:Content-ID: Content-Description:Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc :Resent-Message-ID:List-Owner; bh=xDfpQtyIiwiUWukVFKGiLa8o5R+me6T+IqmqmNk6P9U=; b=TkuJh1N81sbuD7R6KPgBKAPfTi crBeYVe2kRw6HaYI0xf4j2AG6qdxkiqDTjvWrNDbisEGn1WfCzcFEhg9DRdd84W074uiSKaW8aPky Ub3KDPq3VpVe6evtsA4g7o7hR/kiwzhJAuNq7CRY75UKayq10Y1CYtCAKEB5/2WACqVOGWn+7PUEY xceUFUltUEit773as0oigZfcITuJUlv+xzBGV7fR3ugZTF3Csw9Wd6AI7Yr2KGO/9wNKeEu38HSjB ggWWEC9x/OQarUjy+LeKEYeDeuo1+0Vmi6Wo7HNZl3UFS/FxxSLgczNVBFNNyVf9I50FeBl9yioEz qdKFRFaw==; Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.90_1 #2 (Red Hat Linux)) id 1gwkP6-0008SN-Hh; Thu, 21 Feb 2019 09:12:28 +0000 Received: from mail-pl1-x644.google.com ([2607:f8b0:4864:20::644]) by bombadil.infradead.org with esmtps (Exim 4.90_1 #2 (Red Hat Linux)) id 1gwkP3-0008RO-DN for linux-riscv@lists.infradead.org; Thu, 21 Feb 2019 09:12:27 +0000 Received: by mail-pl1-x644.google.com with SMTP id e5so13856881plb.5 for ; Thu, 21 Feb 2019 01:12:25 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=W1IrwtHLuzseuHMSYeuvZ+Js5MN5EU/sXWHReRqX9s4=; b=UM7yX3CEgFkpqoz7UzXAuGlbBeMhFEvPPve2yLkY0+tkGcJW/Vibm8ETCDrGRCDBoz 9+pTGB+9aiKFc7Fh9AbvHzF8z3t68QcXrXTuBUJztPRDkkkRtOPmdLN3pFiSYjlm61ak L3szGDQeWHiF6rNDaPSG4Z/Ivq1bgKz/aXgpYNw1amZojtr2bWNcb/SMBRb5QSzG1z86 J7TfQRYbB6wbJdOVrj5nk1C9TOnYG+34ciTtBbUIFyUZnKtGpqctou7hhr5PO7CjIBOg wzarUuVVGw4mdDQJfqdJbb5T0SoLrZqVN7YK+hzESxgCtG+1gPW/oX5mtNTF69JzjDwV DkJQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=W1IrwtHLuzseuHMSYeuvZ+Js5MN5EU/sXWHReRqX9s4=; b=DcLba5HPq/wF8MjDDAydHwCNQo07KZd4TcAEPm9L3IIYWxFg7B3T2a4xY4TS4/NVD7 +oJ3HHTvnD58s2ilg0vVig39/hoosHTNLaWUdT5xVkC6ex6NDpN04ikFP/qHUoS6i6cu 7RUglJ6Ccj5XMHWNZIKfIW17bPoRg3JdsjbAo/JO2AI0EhXjayQwtb0EZFUGpTAYIvZn aKZbI439I8Ld2vdbVPXkoPgCG4VkanNMuZ8Fo5CnUcPDZFv15HIR5WA4wU9WJlhlDQEx XE/s5SKbTsmWZpbMUfO4AJwzJCCuVKodwWYMgH6bKlEhqQc++3z166cv34a6Gsj6/3y4 aGuQ== X-Gm-Message-State: AHQUAuYYD0juboEtVgA7gt3t9x+1If825exzYgpDZcPKYaaKsBbd+Y0W L2xtp6F+IxF3FCr8deoUKEettQ== X-Google-Smtp-Source: AHgI3IbcMEnQp/hih6hbcLgIUHQ+x+HpYphUf3SXDfev68F2JF09oK90v73rjNcLotL+5zQlVQrgpA== X-Received: by 2002:a17:902:7c8d:: with SMTP id y13mr23342975pll.336.1550740344765; Thu, 21 Feb 2019 01:12:24 -0800 (PST) Received: from buildserver-90.open-silicon.com ([114.143.65.226]) by smtp.googlemail.com with ESMTPSA id i71sm66145208pfi.170.2019.02.21.01.12.20 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Thu, 21 Feb 2019 01:12:23 -0800 (PST) From: Yash Shah To: palmer@sifive.com, linux-pwm@vger.kernel.org, linux-riscv@lists.infradead.org Subject: [PATCH v7 2/2] pwm: sifive: Add a driver for SiFive SoC PWM Date: Thu, 21 Feb 2019 14:41:41 +0530 Message-Id: <1550740301-10097-3-git-send-email-yash.shah@sifive.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1550740301-10097-1-git-send-email-yash.shah@sifive.com> References: <1550740301-10097-1-git-send-email-yash.shah@sifive.com> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20190221_011225_460610_C6EFEE78 X-CRM114-Status: GOOD ( 22.63 ) X-BeenThere: linux-riscv@lists.infradead.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: mark.rutland@arm.com, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, robh+dt@kernel.org, sachin.ghadi@sifive.com, Yash Shah , thierry.reding@gmail.com, paul.walmsley@sifive.com MIME-Version: 1.0 Sender: "linux-riscv" Errors-To: linux-riscv-bounces+patchwork-linux-riscv=patchwork.kernel.org@lists.infradead.org X-Virus-Scanned: ClamAV using ClamSMTP Adds a PWM driver for PWM chip present in SiFive's HiFive Unleashed SoC. Signed-off-by: Wesley W. Terpstra [Atish: Various fixes and code cleanup] Signed-off-by: Atish Patra Signed-off-by: Yash Shah --- drivers/pwm/Kconfig | 11 ++ drivers/pwm/Makefile | 1 + drivers/pwm/pwm-sifive.c | 346 +++++++++++++++++++++++++++++++++++++++++++++++ 3 files changed, 358 insertions(+) create mode 100644 drivers/pwm/pwm-sifive.c diff --git a/drivers/pwm/Kconfig b/drivers/pwm/Kconfig index a8f47df..4a61d1a 100644 --- a/drivers/pwm/Kconfig +++ b/drivers/pwm/Kconfig @@ -380,6 +380,17 @@ config PWM_SAMSUNG To compile this driver as a module, choose M here: the module will be called pwm-samsung. +config PWM_SIFIVE + tristate "SiFive PWM support" + depends on OF + depends on COMMON_CLK + depends on RISCV || COMPILE_TEST + help + Generic PWM framework driver for SiFive SoCs. + + To compile this driver as a module, choose M here: the module + will be called pwm-sifive. + config PWM_SPEAR tristate "STMicroelectronics SPEAr PWM support" depends on PLAT_SPEAR diff --git a/drivers/pwm/Makefile b/drivers/pwm/Makefile index 9c676a0..30089ca 100644 --- a/drivers/pwm/Makefile +++ b/drivers/pwm/Makefile @@ -37,6 +37,7 @@ obj-$(CONFIG_PWM_RCAR) += pwm-rcar.o obj-$(CONFIG_PWM_RENESAS_TPU) += pwm-renesas-tpu.o obj-$(CONFIG_PWM_ROCKCHIP) += pwm-rockchip.o obj-$(CONFIG_PWM_SAMSUNG) += pwm-samsung.o +obj-$(CONFIG_PWM_SIFIVE) += pwm-sifive.o obj-$(CONFIG_PWM_SPEAR) += pwm-spear.o obj-$(CONFIG_PWM_STI) += pwm-sti.o obj-$(CONFIG_PWM_STM32) += pwm-stm32.o diff --git a/drivers/pwm/pwm-sifive.c b/drivers/pwm/pwm-sifive.c new file mode 100644 index 0000000..8f29283d --- /dev/null +++ b/drivers/pwm/pwm-sifive.c @@ -0,0 +1,346 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (C) 2017-2018 SiFive + * For SiFive's PWM IP block documentation please refer Chapter 14 of + * Reference Manual : https://static.dev.sifive.com/FU540-C000-v1.0.pdf + * + * Limitations: + * - When changing both duty cycle and period, we cannot prevent in + * software that the output might produce a period with mixed + * settings (new period length and old duty cycle). + * - The hardware cannot generate a 100% duty cycle. + * - The hardware generaets only inverted output. + */ +#include +#include +#include +#include +#include +#include + +/* Register offsets */ +#define PWM_SIFIVE_PWMCFG 0x0 +#define PWM_SIFIVE_PWMCOUNT 0x8 +#define PWM_SIFIVE_PWMS 0x10 +#define PWM_SIFIVE_PWMCMP0 0x20 + +/* PWMCFG fields */ +#define PWM_SIFIVE_PWMCFG_SCALE 0 +#define PWM_SIFIVE_PWMCFG_STICKY 8 +#define PWM_SIFIVE_PWMCFG_ZERO_CMP 9 +#define PWM_SIFIVE_PWMCFG_DEGLITCH 10 +#define PWM_SIFIVE_PWMCFG_EN_ALWAYS BIT(12) +#define PWM_SIFIVE_PWMCFG_EN_ONCE 13 +#define PWM_SIFIVE_PWMCFG_CENTER 16 +#define PWM_SIFIVE_PWMCFG_GANG 24 +#define PWM_SIFIVE_PWMCFG_IP 28 + +/* PWM_SIFIVE_SIZE_PWMCMP is used to calculate offset for pwmcmpX registers */ +#define PWM_SIFIVE_SIZE_PWMCMP 4 +#define PWM_SIFIVE_CMPWIDTH 16 + +struct pwm_sifive_ddata { + struct pwm_chip chip; + struct mutex lock; /* lock to protect user_count and active_user */ + struct notifier_block notifier; + struct clk *clk; + void __iomem *regs; + unsigned int real_period; + int user_count; + int active_user; +}; + +static inline +struct pwm_sifive_ddata *pwm_sifive_chip_to_ddata(struct pwm_chip *c) +{ + return container_of(c, struct pwm_sifive_ddata, chip); +} + +static int pwm_sifive_request(struct pwm_chip *chip, struct pwm_device *dev) +{ + struct pwm_sifive_ddata *pwm = pwm_sifive_chip_to_ddata(chip); + + mutex_lock(&pwm->lock); + pwm->user_count++; + mutex_unlock(&pwm->lock); + + return 0; +} + +static void pwm_sifive_free(struct pwm_chip *chip, struct pwm_device *dev) +{ + struct pwm_sifive_ddata *pwm = pwm_sifive_chip_to_ddata(chip); + + mutex_lock(&pwm->lock); + pwm->user_count--; + mutex_unlock(&pwm->lock); +} + +static void pwm_sifive_update_clock(struct pwm_sifive_ddata *pwm, + unsigned long rate) +{ + u32 val; + unsigned long num; + /* (1 << (PWM_SIFIVE_CMPWIDTH+scale)) * 10^9/rate = real_period */ + unsigned long scale_pow = + div64_ul(pwm->real_period * (u64)rate, NSEC_PER_SEC); + int scale = clamp(ilog2(scale_pow) - PWM_SIFIVE_CMPWIDTH, 0, 0xf); + + val = PWM_SIFIVE_PWMCFG_EN_ALWAYS | (scale << PWM_SIFIVE_PWMCFG_SCALE); + writel(val, pwm->regs + PWM_SIFIVE_PWMCFG); + + /* As scale <= 15 the shift operation cannot overflow. */ + num = 1000000000ULL << (PWM_SIFIVE_CMPWIDTH + scale); + pwm->real_period = div64_ul(num, rate); + dev_dbg(pwm->chip.dev, "New real_period = %u ns\n", pwm->real_period); +} + +static void pwm_sifive_get_state(struct pwm_chip *chip, struct pwm_device *dev, + struct pwm_state *state) +{ + struct pwm_sifive_ddata *pwm = pwm_sifive_chip_to_ddata(chip); + u32 duty, val; + unsigned long num; + + duty = readl(pwm->regs + PWM_SIFIVE_PWMCMP0 + + dev->hwpwm * PWM_SIFIVE_SIZE_PWMCMP); + + val = readl(pwm->regs + PWM_SIFIVE_PWMCFG); + state->enabled = duty > 0; + + val &= 0x0F; + num = 1000000000ULL << (PWM_SIFIVE_CMPWIDTH + val); + pwm->real_period = div64_ul(num, clk_get_rate(pwm->clk)); + + state->period = pwm->real_period; + state->duty_cycle = + (u64)duty * pwm->real_period >> PWM_SIFIVE_CMPWIDTH; + state->polarity = PWM_POLARITY_INVERSED; +} + +static int pwm_sifive_enable(struct pwm_chip *chip, bool enable) +{ + struct pwm_sifive_ddata *pwm = pwm_sifive_chip_to_ddata(chip); + int val, ret; + + if (enable) { + ret = clk_enable(pwm->clk); + if (ret) { + dev_err(pwm->chip.dev, "Enable clk failed:%d\n", ret); + return ret; + } + } + + val = readl(pwm->regs + PWM_SIFIVE_PWMCFG); + + if (enable) + val |= PWM_SIFIVE_PWMCFG_EN_ALWAYS; + else + val &= ~PWM_SIFIVE_PWMCFG_EN_ALWAYS; + + writel(val, pwm->regs + PWM_SIFIVE_PWMCFG); + + if (!enable) + clk_disable(pwm->clk); + + return 0; +} + +static int pwm_sifive_apply(struct pwm_chip *chip, struct pwm_device *dev, + struct pwm_state *state) +{ + struct pwm_sifive_ddata *pwm = pwm_sifive_chip_to_ddata(chip); + unsigned int duty_cycle, x; + u32 frac; + struct pwm_state cur_state; + bool enabled; + int ret; + unsigned long num; + + pwm_get_state(dev, &cur_state); + enabled = cur_state.enabled; + + if (state->polarity != PWM_POLARITY_INVERSED) + return -EINVAL; + + if (state->period != cur_state.period) { + mutex_lock(&pwm->lock); + if (pwm->user_count != 1) { + mutex_unlock(&pwm->lock); + return -EINVAL; + } + pwm->real_period = state->period; + pwm_sifive_update_clock(pwm, clk_get_rate(pwm->clk)); + mutex_unlock(&pwm->lock); + } + + duty_cycle = state->duty_cycle; + if (!state->enabled) + duty_cycle = 0; + + x = 1U << PWM_SIFIVE_CMPWIDTH; + num = (u64)duty_cycle * x + x / 2; + frac = div_u64(num, state->period); + /* The hardware cannot generate a 100% duty cycle */ + frac = min(frac, x - 1); + + writel(frac, pwm->regs + PWM_SIFIVE_PWMCMP0 + + dev->hwpwm * PWM_SIFIVE_SIZE_PWMCMP); + + if (!state->enabled && enabled) { + mutex_lock(&pwm->lock); + if (pwm->active_user == 1) { + ret = pwm_sifive_enable(chip, false); + if (ret) { + mutex_unlock(&pwm->lock); + return ret; + } + } + pwm->active_user--; + mutex_unlock(&pwm->lock); + enabled = false; + } + + if (state->enabled != enabled) { + mutex_lock(&pwm->lock); + if (pwm->active_user == 0) { + ret = pwm_sifive_enable(chip, state->enabled); + if (ret) { + mutex_unlock(&pwm->lock); + return ret; + } + } + pwm->active_user++; + mutex_unlock(&pwm->lock); + } + + return 0; +} + +static const struct pwm_ops pwm_sifive_ops = { + .request = pwm_sifive_request, + .free = pwm_sifive_free, + .get_state = pwm_sifive_get_state, + .apply = pwm_sifive_apply, + .owner = THIS_MODULE, +}; + +static int pwm_sifive_clock_notifier(struct notifier_block *nb, + unsigned long event, void *data) +{ + struct clk_notifier_data *ndata = data; + struct pwm_sifive_ddata *pwm = + container_of(nb, struct pwm_sifive_ddata, notifier); + + if (event == POST_RATE_CHANGE) + pwm_sifive_update_clock(pwm, ndata->new_rate); + + return NOTIFY_OK; +} + +static int pwm_sifive_probe(struct platform_device *pdev) +{ + struct device *dev = &pdev->dev; + struct pwm_sifive_ddata *pwm; + struct pwm_chip *chip; + struct resource *res; + int ret; + + pwm = devm_kzalloc(dev, sizeof(*pwm), GFP_KERNEL); + if (!pwm) + return -ENOMEM; + + mutex_init(&pwm->lock); + chip = &pwm->chip; + chip->dev = dev; + chip->ops = &pwm_sifive_ops; + chip->of_pwm_n_cells = 3; + chip->base = -1; + chip->npwm = 4; + + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); + pwm->regs = devm_ioremap_resource(dev, res); + if (IS_ERR(pwm->regs)) { + dev_err(dev, "Unable to map IO resources\n"); + return PTR_ERR(pwm->regs); + } + + pwm->clk = devm_clk_get(dev, NULL); + if (IS_ERR(pwm->clk)) { + if (PTR_ERR(pwm->clk) != -EPROBE_DEFER) + dev_err(dev, "Unable to find controller clock\n"); + return PTR_ERR(pwm->clk); + } + + ret = clk_prepare_enable(pwm->clk); + if (ret) { + dev_err(dev, "failed to enable clock for pwm: %d\n", ret); + return ret; + } + + /* Watch for changes to underlying clock frequency */ + pwm->notifier.notifier_call = pwm_sifive_clock_notifier; + ret = clk_notifier_register(pwm->clk, &pwm->notifier); + if (ret) { + dev_err(dev, "failed to register clock notifier: %d\n", ret); + goto disable_clk; + } + + ret = pwmchip_add(chip); + if (ret < 0) { + dev_err(dev, "cannot register PWM: %d\n", ret); + goto unregister_clk; + } + + /* Enable PWM */ + ret = pwm_sifive_enable(chip, true); + if (ret) + dev_warn(dev, "cannot Enable PWM: %d\n", ret); + + if (!pwm_is_enabled(pwm->chip.pwms)) + clk_disable(pwm->clk); + + platform_set_drvdata(pdev, pwm); + dev_dbg(dev, "SiFive PWM chip registered %d PWMs\n", chip->npwm); + + return 0; + +unregister_clk: + clk_notifier_unregister(pwm->clk, &pwm->notifier); +disable_clk: + clk_disable_unprepare(pwm->clk); + + return ret; +} + +static int pwm_sifive_remove(struct platform_device *dev) +{ + struct pwm_sifive_ddata *pwm = platform_get_drvdata(dev); + int ret; + + ret = pwmchip_remove(&pwm->chip); + clk_notifier_unregister(pwm->clk, &pwm->notifier); + if (!pwm_is_enabled(pwm->chip.pwms)) + clk_disable(pwm->clk); + clk_unprepare(pwm->clk); + return ret; +} + +static const struct of_device_id pwm_sifive_of_match[] = { + { .compatible = "sifive,pwm0" }, + {}, +}; +MODULE_DEVICE_TABLE(of, pwm_sifive_of_match); + +static struct platform_driver pwm_sifive_driver = { + .probe = pwm_sifive_probe, + .remove = pwm_sifive_remove, + .driver = { + .name = "pwm-sifive", + .of_match_table = pwm_sifive_of_match, + }, +}; +module_platform_driver(pwm_sifive_driver); + +MODULE_DESCRIPTION("SiFive PWM driver"); +MODULE_LICENSE("GPL v2");