From patchwork Fri May 10 13:27:27 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Pankaj Gupta X-Patchwork-Id: 13661605 Received: from EUR04-VI1-obe.outbound.protection.outlook.com (mail-vi1eur04on2071.outbound.protection.outlook.com [40.107.8.71]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id CE9E8127E0D for ; Fri, 10 May 2024 13:30:02 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.8.71 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1715347805; cv=fail; b=Yizx08QtnGOW4Sg3nJrp0hP95YkHY7eMeOSBFVT2z4yygSlB42XfpOr2L74jfHjtNrJiLZMTmfooze8f2yfrz3jLJEIIPMJQRBACmDYnsIphYE96kIjBv4GJLA+BiGDUkVcK8300KgVZerzWl9YfNhXAYjN6lUE/qXQgq5Qgmtg= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1715347805; c=relaxed/simple; bh=jRb9hkx63cBBovA5OBhcBSDVUlY2RiZksRaCBeA1JzM=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=iIJ2Rz9PE6mpD+j5HzFsoexzi4ipGKobjVgrE70E7E/tGXLSbE+0FG7EJ/KAZGdaryAhsrqITA5rbkaAwyvpL8KFz3gHgZ6m41zYUeyxk+GP9+mbTgO4ePV77OXIMN8pcpZQFJkPoJSbdOk6CAtG93JJMNZJNmLA29CrtVO7+gA= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b=BUanqYst; arc=fail smtp.client-ip=40.107.8.71 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b="BUanqYst" ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=S7yAlSUCEnM87z90QUIMjKjDKanUm819n+IbNvYrCoIvDdUPkBRHIzXEGEp3Ha0NYgx83tjVD6oTewk4mLNQYLz5m19CWWAaNXoxWfRYbKkkTIdhEaqbjDRT6GZE/FdSCOOm0RaR+fTbxXlS9Y0flAhamW6liRVrTJX1wjHC7mJXMchgnhfaUNhWaYa7f9vAkDkvz6NvaB9Capi0anjAakP+5cTrHdl5tBL+Y2yi4+m3MF0mllPCXTR4/3DD6WD74x+Vz2X5HeHx5kq15g0wUxVw5j8xz63p7miw9bdXY/BIM0X7ONzkD1Xoyw/UNHhyFSaVaehPsiz8VEwRQo76RA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=4tBlC/XR1f4RxxBF5JWmW+shNxBORK4iecFaaqtiQ+o=; b=duh9btrEwnQl06JkbdOJ+JYAnOlPYpa48emYUZrn0OX93I7DtZvesscUh8CtoZIEpHKz/MyKtNf8w8n9M0PYC7wjNoqTuUQrTHNz87mc5S7hi02Vfa9qO6Zc3cYt1vCPcMZsykICNZ5DKb87VYAoSLdrLDTcL0mkFF5/m0wQuIQ7Aa4Kgm6hM/ZD6qN9oJbYSi6hUHYSVjjXGhkmdfUexUwGvso29Fv0fPuRZfWMomcdAsWE9qJ/qw0SVxRRte2pMDrtr5SkIOT2MJHUxb73OARGOZ8M1gJruppdwiTxLYBUihavLlHjb2zSVEAeg4QMegufB42uwHV7vduDeUyBRA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=4tBlC/XR1f4RxxBF5JWmW+shNxBORK4iecFaaqtiQ+o=; b=BUanqYst0RLnz3IcMZogJ02Mo+twVI+eOTAouwB1MpAzwy2DhGB5XZkbsLSdJ6WYI5ujiQqK4+j9ZOtdXYopjuG0WpnK27M6MkAfTQQel0hugdWKfE2uanpt+jzKTHQp6IsavmgdwyCnCgkw3xPEfuLSAFG4wUncMixWoT2UpqQ= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) by AS5PR04MB10041.eurprd04.prod.outlook.com (2603:10a6:20b:67c::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7544.49; Fri, 10 May 2024 13:30:01 +0000 Received: from AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827]) by AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827%4]) with mapi id 15.20.7544.048; Fri, 10 May 2024 13:30:01 +0000 From: Pankaj Gupta Date: Fri, 10 May 2024 18:57:27 +0530 Subject: [PATCH 1/4] Documentation/firmware: add imx/se to other_interfaces Message-Id: <20240510-imx-se-if-v1-1-27c5a674916d@nxp.com> References: <20240510-imx-se-if-v1-0-27c5a674916d@nxp.com> In-Reply-To: <20240510-imx-se-if-v1-0-27c5a674916d@nxp.com> To: Jonathan Corbet , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam Cc: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org, Pankaj Gupta X-Mailer: b4 0.13.0 X-ClientProxiedBy: SI2PR06CA0003.apcprd06.prod.outlook.com (2603:1096:4:186::14) To AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) Precedence: bulk X-Mailing-List: imx@lists.linux.dev List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AM9PR04MB8604:EE_|AS5PR04MB10041:EE_ X-MS-Office365-Filtering-Correlation-Id: 7331c625-afb4-4dec-5528-08dc70f54b8c X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230031|366007|1800799015|7416005|376005|52116005|38350700005; X-Microsoft-Antispam-Message-Info: =?utf-8?q?+kYJGj1lliwGxVe+pVH2m/+/cXGW01M?= =?utf-8?q?58pW3PHWgvjcL9DHNoBKiq6W4JN/DQHa7DNjv23MuQIynCcQjwvYFx0RZ8n6zPl+i?= =?utf-8?q?fBY4SWsRynHQiekOivf/sLpRQ7mB/+7p0qgyxI/GFdqy5xEM6Fz8D58Qb0bczGQ9M?= =?utf-8?q?c+E8G6uUS8ozz/XkaVYK72k9314+m7o+2dc0mMgI5V7FaU0DyuvJZWY3tfvbG++/o?= =?utf-8?q?aS6omdH/B7gVFubZVg6g5+M9ClKLn0S02zxPFftRfsO1m4WYE0WMdOg4vAisyqtjQ?= =?utf-8?q?XJNG4HvyBBqSHJKPaEBwTTP6i5nCwqJcT5QA7ihZxFuJY4/kb3boXgtajU/3H+P7n?= =?utf-8?q?4z5rdUxQFZWc20WQ2mp+1t4SW71V3FxODPtvjNS/RVKQ5mpy5KhJQhbwNV0H896J9?= =?utf-8?q?ELKJ7ees6FoYi7dAU6WdrlFI+PjztZTCB9tgYiJaofmnyLM7aFuZOaZQccspTAqTs?= =?utf-8?q?FvaK8wUZHDg/papx4EvzOLvgJTjN6/1CYhH6sqcJ5cQWcnldv71Kt12aqTfIXrj4x?= =?utf-8?q?/j7ohyHycQmxN96NsyJu4QOnmLk+uItp6pN3PyV7AM1pKiCPgcNrhtYaZ2lZ6Rz8a?= =?utf-8?q?VKpinUGlxtKacbmshxmm8EPq5MXuwQeBtwygy5DeTMn+AuxRZVH4VAmHt+g1l9EZV?= =?utf-8?q?SKWcW4OwK0FWEvDZTZJkbzQ/X5awdlIMHS0wDZE+V9YOAG5T5FAoOlPaXrbn6UFjB?= =?utf-8?q?TJhG5ZeNpgPbkamdsO1qUP3bJkaMVjEodHCWQqxSzmg8h78mmN1aOWKO9FBrytUeF?= =?utf-8?q?Gaxwlxo5a4UnJN8AMA0Mga75FmxPqbPEvVrtDLyRPkeFwanLZvSKLBu8D048b4RF+?= =?utf-8?q?lzBRv666SoZBPACPvxto3XfjqxsVVM+sYLKKXlDYexjFhAdbxaMNbqc1pf5EFZVVf?= =?utf-8?q?uW63hOMl/q3uVoAd4eh5puVvTv56nxj1kIVBkuGXe100/kLwUW6aXeF569ngpAp3C?= =?utf-8?q?RlfqEFF6sIiB+cIy7C9Zg0AAXETHFleUyQkYSjwQfQ3N6VipZ4Jrcov4bQFi8MEzX?= =?utf-8?q?qdsYIOF2/2RQ2JYitCgBCi03EXjwLY3WNVnbiz5qwGrXqIJhjBQrryGpFe/6elYl5?= =?utf-8?q?c8avxwNAqRYZKIixxo9jGTElPm2HsahosIU+CbwoLq+VDqxaNH/yNrKt9izNMRB1C?= =?utf-8?q?EJtBc0acJKOrfTW37FDQk+EgpqkCRT829sb+IJUOfHvqQNICL9nqz4im5/Tb3p3q0?= =?utf-8?q?p1Bbv0D5HsixOrS2C/BEToFplz8F4mfROwvjZxxK3vsM2YTgvBWMTSEjlEka1+FBD?= =?utf-8?q?UN9NwU0o+U1WvLl79z23tBT/Y7uvazCnspA=3D=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AM9PR04MB8604.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230031)(366007)(1800799015)(7416005)(376005)(52116005)(38350700005);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?yF4a+qkVr5eKj1jdZbawOarjvlqC?= =?utf-8?q?HBQDiX+RpS3dRvpNrOf4nVrq/CgMtjO1/c3Zc5psr7/Cv3rBQlU2GLZ0RgSrvwn5D?= =?utf-8?q?Am94iDqOo7EPeTpSnC569CwAgpgePnXBBIPrNSDXkodtrYFUc4YFBD93gPLaJ7AY7?= =?utf-8?q?oEMp6dt9PlO26XndmlUiGF6rf0rzKEQBZXICNJ/RTbaZ39oAB7ZBFVKhHIeiMxArk?= =?utf-8?q?vm9m9Bzi7yH04PSbDiKW58qo6nVpe7Najt4yBKvv1q+V82d+74nkwOgo63w9k+Kz1?= =?utf-8?q?0gsrcs1DgbCsBRKzvlllqJi2LY+E9GmA5EYVxB/Njl7u6F5ht6IAQ+OdEx7Vfh6J1?= =?utf-8?q?4EV7eNfsDc2G0ibBlEZIF2LB4pArTCKqvQC+wYAGSRvvQt+DJjWc5Q3bYMMDLxMrb?= =?utf-8?q?jljaQKxDr/J3Hn1jNkJmDUypG0g7bP/lUOBUbxWL3rUyw3FGt7uN7g1W1sT4AOQKg?= =?utf-8?q?V8z29OI+72dDm43uVBIR6cVMlwq5b+xUrAlKBVHnZjsOhUpxaj+x8FVnaqxDREZCr?= =?utf-8?q?nTSRFz5USn9WIcRWrpNgdJvHBZyiY79gUpibg93+muXyH4g/CNkZw1ETaA4yZ5sD8?= =?utf-8?q?hJAZWGbtOtn77MFlATgZpvqL7zg0JHSZRz112TAFAOH4Z3w6GWgpXSibdoOPUHUCv?= =?utf-8?q?iUmBjgRYnsbQ8xEubaevrP01aVr47aTujKY7jLL1ZyINxC8vfnpW2UoCKNJDzgJKL?= =?utf-8?q?Z0KFTQyOov71LL15sDCA2aOn9FnWx9LdNfDHPGLiKn52eubL5Tm+40Y+Xn8zuQKxz?= =?utf-8?q?uQumXDzjNmnkwhQmt7+wTNiPNeESekO8kFS/Dke7++i+c/2sU5qiDyt+HUg9TH04S?= =?utf-8?q?FpROMNueIlO3qzpiI1MPo6+NEVwOfqB2r4PgGI6fOE535WvUeZTJaZyL1z+EFKFfw?= =?utf-8?q?4yM7N2GpNwzh8joeEuHjKR8b5LvLAXMs53Ib4fpJg8BYX1khCzluCZQ0L1zypy/Ix?= =?utf-8?q?NWxhQXdladWhnxkz3VLXjYPR0JBZWpzakNmUp7l1v+8/DERTpGFH5EQhlq4b5iEld?= =?utf-8?q?iR7iOIqiAjvoXCsKiEd7QV9MiTiAdGIXg2S3iESVmxFU7tBoQ/uSWFuRU3Jke4IS/?= =?utf-8?q?gJL+/J5zPPiJPnLUHkbZaz4+X2b4IdqiR+afn8KiXf/vh4d7fGwo/Iu4dMJQzoY/m?= =?utf-8?q?5RmcMD2raITbyz/snLIOTy8krBG2Ew9QsbKM5O77cK6mXnasUQG6GvgaE2hRMoWi5?= =?utf-8?q?N+YSux3kI2P9EZF6BvWdJd6QsfrECUfVWCcmP3z8k4eqy+Y4sik/HqlGcTcSPIPNu?= =?utf-8?q?u5WzzBoSjjze9/qNcXUp/jdraxrwD6WHp/wPIa+J7qyfkWr1L398iD6Vr7R8U/wZW?= =?utf-8?q?p21HL3BFcCdtfVQtK45sEkOcxhk0wPRhREYwjxVqoFylY1H1X3McHNb3BOU1vkjfj?= =?utf-8?q?AuDPMy0+uEiLW5Xktsq479OHH7cwqDaOsMzdU/t1t+95mLLIYagqMC7CyHq8IFhX4?= =?utf-8?q?Zm9vnFAq+m+11IkpILD7XUDlATK/Zfy20Jul/WpEit8W3FoDB1gjA3qt1vVqZmvOX?= =?utf-8?q?MVF/v3cJCZkq?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 7331c625-afb4-4dec-5528-08dc70f54b8c X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8604.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 10 May 2024 13:30:01.7232 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: 6X7TXvoiMsWdOeXkyXNBMASPgI0C0cooKWu75yE/CbcwU1MIU0Dh0cTZxxKleBw6ovIiutbugj8jr2XzBGRVdw== X-MS-Exchange-Transport-CrossTenantHeadersStamped: AS5PR04MB10041 Documents i.MX SoC's Service layer and C_DEV driver for selected SoC(s) that contains the NXP hardware IP(s) for secure-enclaves(se) like: - NXP EdgeLock Enclave on i.MX93 & i.MX8ULP Signed-off-by: Pankaj Gupta --- .../driver-api/firmware/other_interfaces.rst | 126 +++++++++++++++++++++ 1 file changed, 126 insertions(+) diff --git a/Documentation/driver-api/firmware/other_interfaces.rst b/Documentation/driver-api/firmware/other_interfaces.rst index 06ac89adaafb..c18c2d3e6e08 100644 --- a/Documentation/driver-api/firmware/other_interfaces.rst +++ b/Documentation/driver-api/firmware/other_interfaces.rst @@ -49,3 +49,129 @@ of the requests on to a secure monitor (EL3). .. kernel-doc:: drivers/firmware/stratix10-svc.c :export: + +NXP Secure Enclave Firmware Interface +===================================== + +Introduction +------------ +The NXP's i.MX HW IP like EdgeLock-Enclave, V2X etc., creats an embedded secure +enclave within the SoC boundary to enable features like + - Hardware Security Module (HSM) + - Security Hardware Extension (SHE) + - Vehicular to Anything (V2X) + +Each of the above feature, is enabled through dedicated NXP H/W IP on the SoC. +On a single SoC, multiple hardware IP (or can say more than one secure enclave) +can exists. + +NXP SoC(s) enabled with the such secure enclave(se) IP(s) are: +i.MX93, i.MX8ULP + +To communicate with one or more co-existing 'se'(s) on SoC, there is/are dedicated +messaging units(MU) per 'se'. Each co-existing 'se' can have one or multiple exclusive +MU(s), dedicated to itself. None of the MU is shared between two se(s). +Communication of the MU is realized using the Linux mailbox driver. + +NXP Secure Enclave(SE) Interface +-------------------------------- +All those SE interface(s) 'se-if(s)' that is/are dedicated to a particular 'se', will be +enumerated and provisioned under the very single 'se' node. + +Each 'se-if', comprise of twp layers: +- (C_DEV Layer) User-Space software-access interface. +- (Service Layer) OS-level software-access interface. + + +--------------------------------------------+ + | Character Device(C_DEV) | + | | + | +---------+ +---------+ +---------+ | + | | misc #1 | | misc #2 | ... | misc #n | | + | | dev | | dev | | dev | | + | +---------+ +---------+ +---------+ | + | +-------------------------+ | + | | Misc. Dev Synchr. Logic | | + | +-------------------------+ | + | | + +--------------------------------------------+ + + +--------------------------------------------+ + | Service Layer | + | | + | +-----------------------------+ | + | | Message Serialization Logic | | + | +-----------------------------+ | + | +---------------+ | + | | imx-mailbox | | + | | mailbox.c | | + | +---------------+ | + | | + +--------------------------------------------+ + +- service layer: + This layer is responsible for ensuring the communication protocol, that is defined + for communication with firmware. + + FW Communication protocol ensures two things: + - Serializing the multiple message(s) to be sent over an MU. + A mutex locks instance "mu_lock" is instantiated per MU. It is taken to ensure + one message is sent over MU at a time. The lock "mu_lock" is unlocked, post sending + the message using the mbox api(s) exposed by mailbox kernel driver. + + - FW can handle one command-message at a time. + Second command-message must wait till first command message is completely processed. + Hence, another mutex lock instance "mu_cmd_lock" is instantiated per MU. It is taken + to ensure one command-message is sent at a time, towards FW. This lock is not unlocked, + for the next command-message, till previous command message is processed completely. + +- c_dev: + This layer offers character device contexts, created as '/dev/_mux_chx'. + Using these multiple device contexts, that are getting multiplexed over a single MU, + user-space application(s) can call fops like write/read to send the command-message, + and read back the command-response-message to/from Firmware. + fops like read & write uses the above defined service layer API(s) to communicate with + Firmware. + + Misc-device(/dev/_mux_chn) synchronization protocol: + + Non-Secure + Secure + | + | + +---------+ +-------------+ | + | se_fw.c +<---->+imx-mailbox.c| | + | | | mailbox.c +<-->+------+ +------+ + +---+-----+ +-------------+ | MU X +<-->+ ELE | + | +------+ +------+ + +----------------+ | + | | | + v v | + logical logical | + receiver waiter | + + + | + | | | + | | | + | +----+------+ | + | | | | + | | | | + device_ctx device_ctx device_ctx | + | + User 0 User 1 User Y | + +------+ +------+ +------+ | + |misc.c| |misc.c| |misc.c| | + kernel space +------+ +------+ +------+ | + | + +------------------------------------------------------ | + | | | | + userspace /dev/ele_muXch0 | | | + /dev/ele_muXch1 | | + /dev/ele_muXchY | + | + +When a user sends a command to the firmware, it registers its device_ctx +as waiter of a response from firmware. + +Enclave's Firmware owns the storage management, over linux filesystem. +For this c_dev provisions a dedicated slave device called "receiver". + +.. kernel-doc:: drivers/firmware/imx/se_fw.c + :export: From patchwork Fri May 10 13:27:28 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Pankaj Gupta X-Patchwork-Id: 13661606 Received: from EUR04-DB3-obe.outbound.protection.outlook.com (mail-db3eur04on2042.outbound.protection.outlook.com [40.107.6.42]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 054C312C805 for ; Fri, 10 May 2024 13:30:08 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.6.42 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1715347811; cv=fail; b=ugQtGYW4Do9z2ExxOpTZ4TLEKpIMbv5Q+9FvQpnFFgysjkYpgJt7UA6m9D/cm5PEkgxCDvKfi7Oe3X18HpTCX7CodXmHli/2O/xWH5Me3P/2XVh/J1ebE5C2StEXGwVR9tZxb2wikCki2R6FE1EIeA0MtBg2280siq3jue5PhoQ= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1715347811; c=relaxed/simple; bh=q/vJk9WIp0Y1YCLwr9690Qj5FxRUgQ2QUu0wvEUbLAI=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=eJr8xff97Qsndiu8mJZiKwVGgbRzSn1Gm4zAT0sjSITrukWkCrs1wgQHs4QcCQJWiX3GuQAbBbxjj87dK+YRXHHX+AUrKb3pEjttv7n8QYxo1ygX//XLoNEcTglwfRrRca9Qr2Uw7WPZpHutthED3+YE5lJOU/6Vw7m9hQ8F9c4= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b=CUxtgCYS; arc=fail smtp.client-ip=40.107.6.42 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b="CUxtgCYS" ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=CuvDNjWMxSFPC5EXN7GK2aVqHtc2rC2RrzZ6JkEv/P+/HOUyCGqcpRzQggvm2NWlOb8kKt5DzKeNn4AnmFD2X2we8GhWSWN/GwVOugo1W/vXcvAuiy6z32CHRb3f94PGUrFPEhu/36lSu8OxIZxp1d/EafmPsebevsUe7T9gzI2peqoXHaEfCUrzGakYMdwvOlinaTze2yW31uTiGUglp2A52MXW3mQ+d6/vyD+PM4pUkyH+Jrx2FZJstGsHB+Q9m0W4F7ZStzEjknQsfL3kQiil/+DLazStbp6yh//v7WTGyDE83NdHS6LJM489D3ZBKq2hHsBkxJpxlEvJTKLyDw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=whpSzr5QValKfJvwH6j2OVVLtMbWNG+lF6xqAjzhzIk=; b=QS1lZ56NJ4/kQfsyLvOwQ9eznfBTVbVotDgHohDTrEIwD8vnx1Pg6xchFWYwqmpYEFaRKkk4PMtlbaCaANa3enENgPO41G1ipty5CjoZ6yFslUYeMO8ni/tj1B5vt1utWZIg9XZKQGQL2S970fPvzA6XDDgVRY0ID53lw/L4Epz9yiIdxgdBiDsRwxtB2AoPRKjopmch1tsJr4ER3w4lqPx15QHpTCEVfeNGNSvCz0jUsuw5tYnQv380aoru3BfFeszRqN7qP9eWwlUw/ldrSYCMUju5lcNpseeKnjTLOYN5wt+/xxxSQkm5FFjO5Sc2PPBrzIAQ07lKrXyIbaISqA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=whpSzr5QValKfJvwH6j2OVVLtMbWNG+lF6xqAjzhzIk=; b=CUxtgCYSB8x1Ma5sehEKiYPh/AM9aHVTyDEyvMW+AAHhCTKYCASnjK06Q0jaMWcsDkyN0eNDB5RguH72UGbLM/MLPJF8i/+wznbeFFpVPqSq6KUb6+GyPM6XgwrMR9ai1XTbIsx/WwN7ME8CR0kYT2Msa+fP+EMU7gbOvPcqVcg= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) by AS5PR04MB10041.eurprd04.prod.outlook.com (2603:10a6:20b:67c::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7544.49; Fri, 10 May 2024 13:30:06 +0000 Received: from AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827]) by AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827%4]) with mapi id 15.20.7544.048; Fri, 10 May 2024 13:30:06 +0000 From: Pankaj Gupta Date: Fri, 10 May 2024 18:57:28 +0530 Subject: [PATCH 2/4] dt-bindings: arm: fsl: add imx-se-fw binding doc Message-Id: <20240510-imx-se-if-v1-2-27c5a674916d@nxp.com> References: <20240510-imx-se-if-v1-0-27c5a674916d@nxp.com> In-Reply-To: <20240510-imx-se-if-v1-0-27c5a674916d@nxp.com> To: Jonathan Corbet , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam Cc: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org, Pankaj Gupta X-Mailer: b4 0.13.0 X-ClientProxiedBy: SI2PR06CA0003.apcprd06.prod.outlook.com (2603:1096:4:186::14) To AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) Precedence: bulk X-Mailing-List: imx@lists.linux.dev List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AM9PR04MB8604:EE_|AS5PR04MB10041:EE_ X-MS-Office365-Filtering-Correlation-Id: 6308109b-22d1-4324-fe3f-08dc70f54e39 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230031|366007|1800799015|7416005|376005|52116005|38350700005; X-Microsoft-Antispam-Message-Info: =?utf-8?q?/sJmA2MflYIgDGu5zeFobAGEVxnzdgH?= =?utf-8?q?y7K11ZXDEKZO8fhfvgHf5Qzjtft17I4gN6NfRvEz1Lt1X2F7hDTBKkOm7l8wjasgT?= =?utf-8?q?mOhTe894jYsbDXIr4LYQgoZiowQmH7cKmn+NaCdhaJZs+YAIeEzQRICXZTQIOMb4r?= =?utf-8?q?yaea6SoVYXHkQZ5HRAQx/ZLpeBXFARsO8cCV3G6c1lsvqjFuG4NwvKzmQtr/lUfg5?= =?utf-8?q?DYMMmSSDnwYeInNgw1R3hubVl4DlQR1N4AuuUIiTdK7G3Ge1N3Xi6IaHqEi5q13NB?= =?utf-8?q?eYIUtdm7YsPR0/nTIr2sxJ6FE3EAKVSIdkTss9fdyW0ZQSuYTBt3iKGky+vtOmUMj?= =?utf-8?q?rWscOFwbFqFpcsc9F/iFCGKpwHen401E8g4vc3wm8TCZdIDvX5olRQEGRdtF/iIp1?= =?utf-8?q?e/j21rVecc8RNUiMXjjxbkrngUktlM+5k/kK7StEXdB0KjO1iBXmSzgUBZ+hALWq5?= =?utf-8?q?tqPcRAHgXFMwYOo7PywkUi0UdW0Lab7a51khRI81qQaZcsY8cVU6uEhrZ/w7DzRz3?= =?utf-8?q?UcebGroBxRQyLir7zpRil9WmkfYn/sHFfn+7NL0cYgWkbct0b0N57qu0dgWch6l71?= =?utf-8?q?Hu9WKepc4kh6Cq2OCJpgFTR7i119xmxr1IqiES4L/2JzMwCEs46mv3RcqZhrqOU1T?= =?utf-8?q?E0K7q3+/QcJVkzzDbDZXbMiRDRI/khab8Iw47wl+lBsKBeu16BG6YrYS7mEpgJgdA?= =?utf-8?q?7lq0A7L7WVboVnm7Az68AfpF+A94nyNhoNhpMkd+pToUGAd3N6IxmlxpeJ69VOfbh?= =?utf-8?q?JAATBkEAJ1vnJkYqTYii2/JDynW+O+vQGi3ENFiiND5+Ky8Voccu6j5/WflfGWADd?= =?utf-8?q?JCQJ4RqZtvy6KtqxPLGRLD9aMupdxgOero0TZlUp+WZFK4THBJgFQE8vCf+tJpQy5?= =?utf-8?q?afsu+ue0+GccB4KswOPYi8YWKNZcC6u4smbfJJWCjSZYIBMwaTOyULo1S/S7RLMw1?= =?utf-8?q?GRVa3n8gxny+cKQD8BJsXryXE+mLtM+7ExFGIoXlb7H5yUppdd9ct9n8dJTJuI+wg?= =?utf-8?q?/20aiJQbj/AvD+zJFNmjFYOBJNAbp/gaCBE0lKt29S8WDXIHRvecris+sRa5NQjV8?= =?utf-8?q?eYkyONrfv8iib4qIpcXwa4bV3tpsxav/CjGLxNEpedQP496QXKMIiWsAakMSVBmpB?= =?utf-8?q?YUHkXaskejebVg0eIr9GOiZ69V8GYZ4y3QrfRBlDNrjXurj+xKdMOMJf4jYIlNcx/?= =?utf-8?q?O+9w3ZxoKDZ3FyCAHaHGI9YRLl7NxD5kOz5w2KTY6irnGUzMCPBZst9AQ=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AM9PR04MB8604.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230031)(366007)(1800799015)(7416005)(376005)(52116005)(38350700005);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?xa/HlCZ+B9y36a169ExBZ/aKul6w?= =?utf-8?q?kW0PVy2LYAfVXPAZ2xKF5Yt/QWC0ZtBis2U09bhzZABWYbfUuzDc3HDLHbk52JiCQ?= =?utf-8?q?tGublRmGa3q1DFAKS8ucUQilE1qRwPcxADpeFCSrUd0otCsOXSU+JpDCnc9VUT/y9?= =?utf-8?q?+y60Pjiyt7LoH+Xx0q1Induiq1/aMa2KqeAHMWZH77zwJZmrFr+nPkOEa4sXD7scc?= =?utf-8?q?9eXdLEwHPo36Y0gwCt72f2smPj87xRkbW3eaAXgC4mpMRIhoikGxi0OcGC8dAc5kd?= =?utf-8?q?wxG8pjYVhDjIM57UbW3HvxND4qo0+PRmbfOh85NYWq7wTdagPh+CBpDnfqZ2cLCqN?= =?utf-8?q?yfiZ2ipCMjqBQZ5VKZpFn9lXwUNFjqTNaiucC9j9Bgr+e5Qzw00hNQQ4zfkLeVroF?= =?utf-8?q?N/hIB7sP8XBdSFKroa4nAt5n9r0vQ6irCy2ELjvy5jAewOZU9zdH5z1kYIKf4/4rJ?= =?utf-8?q?7h3uVwtTELfrDGkNxZegKNVkgBsWgOSywII1Z2bHTshPGZXYkv+PwhXP4I3ovmaCs?= =?utf-8?q?CZTGPdTktanS69ubi/efoaAUy36+TTnUyOXi3axwm8g6darTGhbf9JzqDPXdfad8c?= =?utf-8?q?sdWK+7CIwMAFTk42HwcLdEnyVInVjxX0RRZQobDoyVRfYxMC82dzP1QhFDLMJ/fnm?= =?utf-8?q?8GD4LLYX1ZQad2HkkHZ7zSGA7WCEPXiOlBrJ3d3vDLbwHxPABtmCjVOz0TU6vdOWn?= =?utf-8?q?EJCIA5j2vcTwwlrJEa8um7wZBzDMaF4kguSEah3gAPFJLwECyl8532vANUQ+LcL2Z?= =?utf-8?q?2GvrAUtICEriS4Q7ApFQNsBcQ0DRunsSyL4Azx+IOVkgBa+fNfkDuYCFS+6lHJ9la?= =?utf-8?q?QVghzD50oig7RC8iqJv+RDYQEKf3VgdnAZtwgi+9Eu1e09pR1cilqS52RR23yuyzu?= =?utf-8?q?Kcrr0fK6r1FsTCy+5ojvFVkZLqoXbC8HZKMeJLaj5dscr1UBAg7UxTgK50BPO+56A?= =?utf-8?q?0lXjlLgxH/g0SZLkW5d2szRjsOxX/YtsvqXYc5RGwa+HUPGq+IRdX8DU6h5aEttpM?= =?utf-8?q?ibFfissaF9Losp5FEXw3KAFhlyz7CPQGEesxnllkJcrbvSfQVjm4KMya+Xoj34MW7?= =?utf-8?q?f4OFJiNK4CregZMMnhx2DAJ7K/KcmWN6HfRfivGY5hNsBCi69DyKTWg7Tw6ywePmb?= =?utf-8?q?keM2HSrSbzUxMbbLYlcDB4Qoq1suOD4e7Fx8RTGGuPvy9EyX7CrTo0Fi/l+of8Lq+?= =?utf-8?q?jxXimc0wl4RSgRGPMJRISUtl0BZm1+J81JU4LGSYBSSoqBLLVQqORdsBfSidIVb7O?= =?utf-8?q?QYMJ75lNXdZ/am6IXIwfLJaE8GPNuzAtQV1JROUjBMQTHYAtxIPGqKp+HjuEiDvnA?= =?utf-8?q?fR53msnhbO59GK23dgReR0mxdU9sS7jkxwUnMWMpArsPs6UUDVF3Z/ORdrtq8FEAd?= =?utf-8?q?UBHduqRK3Yd8HQ8LUkBPcvbr40fwxEDoKwa/IwDZWiFnSZUwfCyIWxrSbx/oS+gRL?= =?utf-8?q?THlUkyKms9Cmv/uCTg1u4sXsGkCAD+x22PtBduPBZuQ+Zp/TankJVbSpu7wgrUrSF?= =?utf-8?q?pwFIM5jZjowB?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 6308109b-22d1-4324-fe3f-08dc70f54e39 X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8604.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 10 May 2024 13:30:06.2312 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: UzyJjZopCdLvfw6qKmxLxO3z0kgngRJWkkvcq/4Knbju8UB6j+b7/ULj3w6Hv7RhnSdeddtGdrxd43Nzrqkotw== X-MS-Exchange-Transport-CrossTenantHeadersStamped: AS5PR04MB10041 The NXP security hardware IP(s) like: i.MX EdgeLock Enclave, V2X etc., creates an embedded secure enclave within the SoC boundary to enable features like: - HSM - SHE - V2X Secure-Enclave(s) communication interface are typically via message unit, i.e., based on mailbox linux kernel driver. This driver enables communication ensuring well defined message sequence protocol between Application Core and enclave's firmware. Driver configures multiple misc-device on the MU, for multiple user-space applications, to be able to communicate over single MU. It exists on some i.MX processors. e.g. i.MX8ULP, i.MX93 etc. Signed-off-by: Pankaj Gupta --- .../devicetree/bindings/firmware/fsl,imx-se.yaml | 186 +++++++++++++++++++++ 1 file changed, 186 insertions(+) diff --git a/Documentation/devicetree/bindings/firmware/fsl,imx-se.yaml b/Documentation/devicetree/bindings/firmware/fsl,imx-se.yaml new file mode 100644 index 000000000000..a858ef6965cb --- /dev/null +++ b/Documentation/devicetree/bindings/firmware/fsl,imx-se.yaml @@ -0,0 +1,186 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/firmware/fsl,imx-se.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP i.MX HW Secure Enclave(s) EdgeLock Enclave + +maintainers: + - Pankaj Gupta + +description: | + NXP's SoC may contain one or multiple embedded secure-enclave HW + IP(s) like i.MX EdgeLock Enclave, V2X etc. These NXP's HW IP(s) + enables features like + - Hardware Security Module (HSM), + - Security Hardware Extension (SHE), and + - Vehicular to Anything (V2X) + + Communication interface to the secure-enclaves is based on the + messaging unit(s). + +properties: + '#address-cells': + const: 1 + + '#size-cells': + const: 0 + + compatible: + enum: + - fsl,imx8ulp-ele + - fsl,imx93-ele + +patternProperties: + "^[0-9a-z]*-if@[0-9]+$": + type: object + description: + Communication interface to secure-enclave node, that defines hardware + properties to required to establish the communication. There can be + multiple interfaces to the same secure-enclave. Each interface is + enumerated with reg property. It optionally defines properties + depending on the compatible string and interface enum identifier. + + properties: + reg: + maxItems: 1 + description: Identifier of the communication interface to secure-enclave. + + mboxes: + description: contain a list of phandles to mailboxes. + items: + - description: Specify the mailbox used to send message to se firmware + - description: Specify the mailbox used to receive message from se firmware + + mbox-names: + items: + - const: tx + - const: rx + - const: txdb + - const: rxdb + minItems: 2 + + memory-region: + description: contains a list of phandles to reserved external memory. + items: + - description: It is used by secure-enclave firmware. It is an optional + property based on compatible and identifier to communication interface. + (see bindings/reserved-memory/reserved-memory.txt) + + sram: + description: contains a list of phandles to sram. + $ref: /schemas/types.yaml#/definitions/phandle-array + items: + - description: Phandle to the device SRAM. It is an optional property + based on compatible and identifier to communication interface. + + required: + - reg + - mboxes + - mbox-names + +allOf: + # memory-region + - if: + properties: + compatible: + contains: + enum: + - fsl,imx8ulp-ele + - fsl,imx93-ele + then: + patternProperties: + "^[0-9a-z]*-if@[0-9]+$": + allOf: + - if: + properties: + reg: + items: + - enum: + - 0 + then: + required: + - memory-region + else: + not: + required: + - memory-region + # sram + - if: + properties: + compatible: + contains: + enum: + - fsl,imx8ulp-ele + then: + patternProperties: + "^[0-9a-z]*-if@[0-9]+$": + allOf: + - if: + properties: + reg: + items: + - enum: + - 0 + then: + required: + - sram + else: + not: + required: + - sram + +additionalProperties: false + +examples: + - | + ele { + compatible = "fsl,imx8ulp-ele"; + #address-cells = <1>; + #size-cells = <0>; + + ele-if@0 { + reg = <0x0>; + mboxes = <&s4muap 0 0>, <&s4muap 1 0>; + mbox-names = "tx", "rx"; + sram = <&sram0>; + memory-region = <&ele_reserved>; + }; + }; + - | + ele { + compatible = "fsl,imx93-ele"; + #address-cells = <1>; + #size-cells = <0>; + + ele-if@0 { + reg = <0x0>; + mboxes = <&s4muap 0 0>, <&s4muap 1 0>; + mbox-names = "tx", "rx"; + memory-region = <&ele_reserved>; + }; + }; + - | + v2x { + compatible = "fsl,imx95-v2x"; + #address-cells = <1>; + #size-cells = <0>; + + v2x-if@0 { + reg = <0x0>; + mboxes = <&v2x_mu 0 0>, <&v2x_mu 1 0>; + mbox-names = "tx", "rx"; + }; + v2x-if@1 { + reg = <0x1>; + mboxes = <&v2x_mu6 0 0>, <&v2x_mu6 1 0>; + mbox-names = "txdb", "rxdb"; + }; + v2x-if@2 { + reg = <0x2>; + mboxes = <&v2x_mu7 0 0>, <&v2x_mu7 1 0>; + mbox-names = "tx", "rx"; + }; + }; +... From patchwork Fri May 10 13:27:29 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Pankaj Gupta X-Patchwork-Id: 13661607 Received: from EUR04-VI1-obe.outbound.protection.outlook.com (mail-vi1eur04on2059.outbound.protection.outlook.com [40.107.8.59]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E83FE12C7F8 for ; Fri, 10 May 2024 13:30:13 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.8.59 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1715347816; cv=fail; b=RhPv0GsW4+CP4WZWte6+opMAFkDyH9fKtEmdiVdy2ocnBQl1Qd7Q/C8FtLxhThkae0RJZMsh8QTzEykQaMlJzyYihyKSTAC47uTzowdOylHsmzlw0dYlYWzw9LwJZVDne7Ycc861/U/BFYg+3Tl0BpTlZXYgSVGHaSckNz7HAu0= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1715347816; c=relaxed/simple; bh=AXZXvqE6Gxblm+aJPPtZQPhQAnao9xEnzL1eD8DvzRU=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=aW0QweK9rJRnEUPlY1SEWneBMRv/5EDHOMt9siajgKN3gLjvSzwVfsLJMMHQSkashuXtYbICCrNf+hkM7lrcG8Kh9AdjDUYpd0dtJWuHtSnOyKkvx6T099l+JBBE7D0mW7HYxVp6Opn0jf4J9ki6u5BJt7exdHdvbN0sr3fAnlM= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b=nk/NAfob; arc=fail smtp.client-ip=40.107.8.59 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b="nk/NAfob" ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=YnqDbxZ3Ar9kdjHShCiGvHERKqcRKrG62FvtSxHZU8zUu1AGB3zb0UqWFMIVbBHf9xWi0HQHOp6mTfbjDgSmIlR7FTIbrVosHpB9ZDJE5wy2Bfn5Jsq1Wm4Yp6XPrJTz2vidvqEVVwm01de3dPKfiooP6Xl1wi3JAcVOqBkZGmiNwrVwOyTbTY7t8N35kWlhCQOqiQgis67OLFdJbh7xOxJv1T/m74vJdo9CeCT3JYyRWRvLcUWZPotrL3OM4JxbWQQnVj4NbGqUsmOEO7WTE7eOndB3Mbv77UKBY6MnBMwP3Lsv4UP6xyyW7g93S0MJHoIBWKTXGJy7+WCfLiOZ+A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=LZ9qGOFX5ulJwTcvjI+Pfd4VCZkt7u7tmDdmYtVimYI=; b=PTzbGZ5fQN/FU+inPPRbeRrhXT6U4ALZTCnpz5lt0sEVzXqEaQiodTJ7EVv246558V72hajdG7aZ8XS92vvKeE5NgM7XZ4GwDMa+7LkE4ihy+U1/ESUW9FTiMYiuwqOUIKH+lcgkw8giqYusF6+6G3D1OzJT0nTZLbceHGc6zIBJq08w5nSP8DXBwkszZBMV/aD39owzWFcxe5edtsWDMN/Eq+1sqBV2JnzPMnILdIPQPrW76F651w0flPaaQdhOvG8bxVwwkZwpvrPA/cau1kSewBK+pZF5sg91S3fVrPbgEKAlvzz6hWG1hg9Rqzd4MmndESfyloOGCn+3Gpj0LQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=LZ9qGOFX5ulJwTcvjI+Pfd4VCZkt7u7tmDdmYtVimYI=; b=nk/NAfobYwRkc6pYKNyvcVuLMKYqEhyUrrFNDpDNuSzaUBT+AOfrpD8vjJbn+LSyIdV1Uso0m5K1oWPQHpd7HKhreOoF6fScXNSk2WAP1mDqIVVMGnTEbcqbVp2v0nrhQ4vKuVXskIjY+e510tSOO7d/BAbqfTxpkjMDOeg/P/8= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) by AS5PR04MB10041.eurprd04.prod.outlook.com (2603:10a6:20b:67c::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7544.49; Fri, 10 May 2024 13:30:11 +0000 Received: from AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827]) by AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827%4]) with mapi id 15.20.7544.048; Fri, 10 May 2024 13:30:11 +0000 From: Pankaj Gupta Date: Fri, 10 May 2024 18:57:29 +0530 Subject: [PATCH 3/4] arm64: dts: imx8ulp-evk: add nxp secure enclave firmware Message-Id: <20240510-imx-se-if-v1-3-27c5a674916d@nxp.com> References: <20240510-imx-se-if-v1-0-27c5a674916d@nxp.com> In-Reply-To: <20240510-imx-se-if-v1-0-27c5a674916d@nxp.com> To: Jonathan Corbet , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam Cc: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org, Pankaj Gupta X-Mailer: b4 0.13.0 X-ClientProxiedBy: SI2PR06CA0003.apcprd06.prod.outlook.com (2603:1096:4:186::14) To AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) Precedence: bulk X-Mailing-List: imx@lists.linux.dev List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AM9PR04MB8604:EE_|AS5PR04MB10041:EE_ X-MS-Office365-Filtering-Correlation-Id: 9e323ef5-cfb0-4fa9-a8ad-08dc70f550f0 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230031|366007|1800799015|7416005|376005|52116005|38350700005; X-Microsoft-Antispam-Message-Info: =?utf-8?q?O81yrNpIKEZWfjiekVH7xlAnTDEe6O/?= =?utf-8?q?gx6mGmu6A38rWkdG6sYGpYtnYWeVwugf7fTulYWnL93kJ3KXxSzASAuE++GH6o43N?= =?utf-8?q?ko0Hh9KQf/cuEk4Al6rIrBzekZCOh1kCL3szwSD0Q0Rj1H9BV5IFCY9k0RvJ8V0lf?= =?utf-8?q?P+GIHLzanB7OM5ncbWxbVlz74/azRhZiPehqwG3rDc8WPk8bY7x5Quxye+yTMhjoI?= =?utf-8?q?mTQ7eUTKdVwFqBmxl3Cit0SS/UgV5WJmElMnzLeEEyrMWdk/77TBxREot5gUUxrzD?= =?utf-8?q?7c5UV0pf5PZNqVduDU/D+39hNXO//KJIrW+M1S+BculHWvAEhly2DEvBrvi2+fbaI?= =?utf-8?q?fI9ovA+QW7RLNCAhxMWTKIZAd/pfG8oEAfzYSPyPKyfKgibQ8hHL0Q6u91jo0cE0l?= =?utf-8?q?jqvWVCNdfungv6LGrjO+QZ1tgwSccjzwMboIkyanH6R91JJsiKp51PK7yc9b/7nt1?= =?utf-8?q?BjL8QIw4LFLrfrEncx1lzuWyUukKej8hr6bz6Niv0x0Cx51IDZPvF9egjlxgoBZFO?= =?utf-8?q?rGeUmvw2rQi4ZmKcgME6aVf9QRFnA3pRoX3DuHZrFQR4P7/ILf9LAFGHV3+qMUQWX?= =?utf-8?q?RB2w6rSyPKBdnplDM17rbYVNVY4ObtisOWWggHASRVFdd1AQdWIkAOH4MMmV2NFTw?= =?utf-8?q?OO+q32ugl304w0LfKfhHDAwm4pJE5FcT75T88UUcdmBybaHgTBbEZYB7nR36q4wez?= =?utf-8?q?IRSnOVJHhF4Hkihv/n3PkgrQk5TRuFAOzuvaD8ISn3PyBax/8jO4v0nnymc4QFW8X?= =?utf-8?q?LqgTmIam9ZQCuWY+PfcbRsC+fEPj8qO55C+tbqo5C7fKwQ4OVtUBwckNXeKq9xV+L?= =?utf-8?q?CyeIOq1j69vSznhRnkCSFuqMf6ItIswgd0af0CGcwXkvZcffH8L6BKS8noam6AxNd?= =?utf-8?q?4E7XY+S+vqR6TPIIZn9Kg/nxdDyJWftNKZ3b7Gw8JrZG/n4uwSkPX1mxSc/Q1nqo1?= =?utf-8?q?WjjHCpq1VSxo6LqZ974+GBvvddqcVwI7B8yYfmExnrtZVshsk5D0n1OHZZhavmLJ8?= =?utf-8?q?3Hf3W7o34ALFAkevvSJ1M35hhGbDUA5AwSzj1kW9EJbXoAx3Ri3Wp+l3vyqec2Zcv?= =?utf-8?q?IWscU6QrJhWJzJTNkZZd3oT+GpM8MtuI3uJpp/j0o7e4o0FRcE6Bk4ijcjxkQ8IMf?= =?utf-8?q?d+2N5EQYOFPskbZNaDwA0fOCMzRyP4QlpNP8W60Wboa9GKBELtv+ODmZBKqSgU32Q?= =?utf-8?q?pMDM5j+cKLmwYJZS17c2xKiy5IOj8SqFpCIF/eWBueEd1XFHVsEan/ityQOTAGsn/?= =?utf-8?q?keDh4QwhxEjE1blzeh2VZALUgAXe8knLW7g=3D=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AM9PR04MB8604.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230031)(366007)(1800799015)(7416005)(376005)(52116005)(38350700005);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?cFDUl6dVXiRBdMeIce+zmz0mGjiX?= =?utf-8?q?Z+hK/i3cF8BHfE/mgEg1HshmuFr6uLLK79bVq6vr3iRtL45aLN2bYXtQGxbg9zlIr?= =?utf-8?q?EnaEgUY4aPcL7AREav4vlmKxXtdl3PiixGWuZPI1lJQLR8orNSZw+styLRmCHFEr2?= =?utf-8?q?p3FTe93plyyF+fP0jgycsBr8Vp7zf4/UcZSSGCE5Da+/B0ehrCkI4I9/KmgXOjexw?= =?utf-8?q?c/oJmxu4euf2xSBCaEiugJuMq7lRyJJpziq5W8D5zBupmowdidDmSopepp0wGV5iP?= =?utf-8?q?vYunxO2xFkmhkhXG9j0mGfb9WTqwEeqN0ZUY+eV8Qd0y+SAVdgr1N0PNWGMxJOwbd?= =?utf-8?q?L6GPCF0lzmlG+P1t6OmGWmYSUwMFtYRq4dwFU0QDdjnJNsRMRaxxLHDyt10Sua0ZJ?= =?utf-8?q?1KpIfEqrcPQWAC/X8P3GN7/czQSwNzT6a5lDCdIpbyfcBd9HgyPjX5pKUVaK/W3nl?= =?utf-8?q?QT1WQnOd+2XbfcF+ZcFeC+v9FBf08oQz+0Z3HGDMyOQEqqJcziHGSM8R9kPrLAPo+?= =?utf-8?q?GYpvsE9HM68LRpdeMLrzWGYjCpOLhXlH7HFIbLsbzrz9oOe8GHvu/WYRJ2r6vNb6I?= =?utf-8?q?TGYfhZGtzIZ+VPgxroOoIyzpEt0I5qlbGnLF0WYMLIq/SaHyfdn3VisTKv+ix0KuK?= =?utf-8?q?4cI/kB+N4FDgXIVG/8B282ZHI7xgPwkVqACgo9PSvIiioCGuSOWpeP3jVjNtRPOdz?= =?utf-8?q?3MUctKJG1B51RQH80nit+aSEs/fmqqI7nctntXAKT0lzv1h1gkf86737jO8rnLkz5?= =?utf-8?q?QrEScRxnlztV48ug4m5hJY0pgWFYMhzVyQV8FT0VGeuqHgFS8LT/f1eYQq1/Yt+iB?= =?utf-8?q?h670SaVURXphfiCBhMfPicXGoOOvem2k3jWS7FTtLKM3N9aaB6fTzq3JIJXlIFKZM?= =?utf-8?q?LcqsfnIMV86erl/rHx22ZfyRngzFSFQSz1YdXxobmTXR8q+nzyrM/Eg8dVLjcZm6Z?= =?utf-8?q?ayvKxBGcPrFtu7aOYpcQLJDMTBuWk6p/Cj8ZPxOHBUodtXkxWR5mLU37u8qIMucib?= =?utf-8?q?7VQEA4dl/+uOqWKtbv5+VtEP7cAo1r2cgW+4pRD6z1P4HIoYXZo7gfNjSeVbaKOGc?= =?utf-8?q?VsRWNxL4T38QxvRHXaHZ32Z+56WcItEEVjIma/RZMfKDpuJqGXfIQQ164hKWimOdJ?= =?utf-8?q?MqHBPVr/iKJqHvrDVt81csG2fmoRGRRphPp1E3TNwQduvPOX0JZRdWypoKjTl+rW6?= =?utf-8?q?TpiEAdEu4B9hrpejRwlZ5Ng062iaSm8VKb+0o8QhNLRkh3dkZO9meJZYvNnYMGG2s?= =?utf-8?q?0wsBp7Ms9fpaFHVBGC8VrEvIfIT1+/ZAR64T8ndFFP+pHiXBC5J/RpU8XKwx9gIlr?= =?utf-8?q?C8ZVQJeOTH84lYlhhXc42aL303/PSW003I1KPXX2SOY3tHeO3yrLOT5A9x6cWP52f?= =?utf-8?q?BR8lMfEH4ydGaB3yLf34ji0gJe1sRhjulzS0NlN/uoRNLIZRkXpPHFeJ5OqmJGNGL?= =?utf-8?q?APiaayaAyCXnmzwVgpq6FpDdsJ8txvl5p5ZbXc4EykxmOnvEeD2CntZMnBcAD0MRy?= =?utf-8?q?X4N+z9m56qwZ?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 9e323ef5-cfb0-4fa9-a8ad-08dc70f550f0 X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8604.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 10 May 2024 13:30:10.7820 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: Ve4fq1Q1GJP9veTw0BH1SGNKkeem5zAVtqQm5hPRUrabEYMpMtr/Cgg5fUPimuRgtlrBJZrbrd08Aqtr5dkvwA== X-MS-Exchange-Transport-CrossTenantHeadersStamped: AS5PR04MB10041 Add support for NXP secure enclave called EdgeLock Enclave firmware (se-fw) for imx8ulp-evk. EdgeLock Enclave has a hardware limitation of restricted access to DDR address: 0x80000000 to 0xAFFFFFFF, so reserve 1MB of DDR memory region from 0x80000000. Signed-off-by: Pankaj Gupta --- arch/arm64/boot/dts/freescale/imx8ulp-evk.dts | 17 ++++++++++++++++- arch/arm64/boot/dts/freescale/imx8ulp.dtsi | 18 ++++++++++++++++-- 2 files changed, 32 insertions(+), 3 deletions(-) diff --git a/arch/arm64/boot/dts/freescale/imx8ulp-evk.dts b/arch/arm64/boot/dts/freescale/imx8ulp-evk.dts index 69dd8e31027c..bac08297ef68 100644 --- a/arch/arm64/boot/dts/freescale/imx8ulp-evk.dts +++ b/arch/arm64/boot/dts/freescale/imx8ulp-evk.dts @@ -1,6 +1,6 @@ // SPDX-License-Identifier: (GPL-2.0+ OR MIT) /* - * Copyright 2021 NXP + * Copyright 2021, 2024 NXP */ /dts-v1/; @@ -19,6 +19,17 @@ memory@80000000 { device_type = "memory"; reg = <0x0 0x80000000 0 0x80000000>; }; + reserved-memory { + #address-cells = <2>; + #size-cells = <2>; + ranges; + + ele_reserved: ele-reserved@90000000 { + compatible = "shared-dma-pool"; + reg = <0 0x90000000 0 0x100000>; + no-map; + }; + }; reserved-memory { #address-cells = <2>; @@ -146,6 +157,10 @@ &usdhc0 { status = "okay"; }; +&ele_if0 { + memory-region = <&ele_reserved>; +}; + &fec { pinctrl-names = "default", "sleep"; pinctrl-0 = <&pinctrl_enet>; diff --git a/arch/arm64/boot/dts/freescale/imx8ulp.dtsi b/arch/arm64/boot/dts/freescale/imx8ulp.dtsi index c4a0082f30d3..fc00f05fa166 100644 --- a/arch/arm64/boot/dts/freescale/imx8ulp.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8ulp.dtsi @@ -1,6 +1,6 @@ // SPDX-License-Identifier: (GPL-2.0+ OR MIT) /* - * Copyright 2021 NXP + * Copyright 2021, 2024 NXP */ #include @@ -152,7 +152,7 @@ sosc: clock-sosc { #clock-cells = <0>; }; - sram@2201f000 { + sram0: sram@2201f000 { compatible = "mmio-sram"; reg = <0x0 0x2201f000 0x0 0x1000>; @@ -184,6 +184,20 @@ scmi_sensor: protocol@15 { #thermal-sensor-cells = <1>; }; }; + + ele { + compatible = "fsl,imx8ulp-ele"; + #address-cells = <1>; + #size-cells = <0>; + + ele_if0: ele-if@0 { + reg = <0x0>; + mbox-names = "tx", "rx"; + mboxes = <&s4muap 0 0>, + <&s4muap 1 0>; + sram = <&sram0>; + }; + }; }; cm33: remoteproc-cm33 { From patchwork Fri May 10 13:27:30 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Pankaj Gupta X-Patchwork-Id: 13661608 Received: from EUR04-VI1-obe.outbound.protection.outlook.com (mail-vi1eur04on2089.outbound.protection.outlook.com [40.107.8.89]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id A0D3A14F9D0 for ; Fri, 10 May 2024 13:30:19 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.8.89 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1715347824; cv=fail; b=CE4vHM9rhJ+XycKWeFijwAteoVSGYlgp2oJiN8EUBZJRn7GU76CvOSwh/J17Uh9dGIR9bch6DVCrgpGScAJhbasYh75Q/qchyiq9Z4ihIcIry5EN8xzFZHp9sT+2cZqSITfHGlSnnNcXGk1aIJYWIaBe5/qvqZXo0UtRLBDItDc= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1715347824; c=relaxed/simple; bh=oD6WkStWlW8VmYHM8mAmxAuxsLbESOfhXa7sndD00Zg=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=qP67OgjNyLK7ZDza3Nl/bBujYXGFG9CzkqhfaYYeRM/IL4SUeV9LTkkqdhKlfOHdZtDeV7OkP0+YvFEeEAYKLtMk26rkyCMvtFOtMCFcnfCvJZm7/oVMfowL8T2egvUSb3lKBmP5bGjbx08/cvubwbBCKVU74Z+DTVLHUU09R8w= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b=HspK8o7f; arc=fail smtp.client-ip=40.107.8.89 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b="HspK8o7f" ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=i7rcBt2erZ7BZ01GJRr+bIhtu/lvKVkguqNj8Dehd9D6duu0aUlE0cLdcBmM/FXDJAUCo+WII1nE3opttaqOHbpdthWSEg0cnjFw9CdC/ei9eUecbfKfvd5UedsKgvwfH9vEbVtRRm9Dx+IV01yeNGUHGJ+Bv0LkVX/+wqg/xQnxA+2sLLI3lgPJ2VhLm4R3ePoR/XJkeUJdb5uiWZqChKfXBYgesTKqEJfZGJIOavbVci4u7I3KkwItzKsay1wwug/xVdMvu/eMwsSgn+Bcvo2N5bdKAutY5Y8KGTJjer8eNuof3HI9CG6i/Nbxmm2T4+f5bgZIL1I7dz7KZRRSRQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=YVvQk4ADiHbgtxZIhFnNSkzz89j8cLIYtwInD3E9muc=; b=YPK9OJ6Fq32l39Yqw93wuw6v5G8bWSlfF8OZHU9qssHSWgUPkEfcV+orCFTN2IYoPs2H6eWGtumcNUQk+tyNFmpG/mk7rinzIRaeHc+qr92i7q2YBjlhkXxO5QqxMKUCEwBXzAMutMCsdYecEqGocBOKvS0IkLguidZjZ3YWcqKbHJKWimAFQH2A12MiNctW5yDKztf6B0VHiAlPLhBB6MKP4Ke/mq2fM53fCRXW6wRDLY9MnjxqYeGhyQxoi897FOci1UJ6d1zY1McRk38/33pTQls7QX2nQ4dZ9W7TrKgSYHV6iVyU7Pi4szCGT47MXcskrKtArbAvqd0OjKz9Iw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=YVvQk4ADiHbgtxZIhFnNSkzz89j8cLIYtwInD3E9muc=; b=HspK8o7f6jiJh2MYXJcy3xtlc/tsSUYp0T2IY35QUHfCUVFdTSlnx/2gnRKAvv6fWIu1J6e6+CZMUfc5DnjD9staEcxYrMXF81+xmiixbGDidCQN7pPKHz/fk0P7jhSP3rFr9G3H2aP0vWb1fH00VAkvQ2AdO24aLYjopB+P77w= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) by AS5PR04MB10041.eurprd04.prod.outlook.com (2603:10a6:20b:67c::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7544.49; Fri, 10 May 2024 13:30:15 +0000 Received: from AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827]) by AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827%4]) with mapi id 15.20.7544.048; Fri, 10 May 2024 13:30:15 +0000 From: Pankaj Gupta Date: Fri, 10 May 2024 18:57:30 +0530 Subject: [PATCH 4/4] firmware: imx: add driver for NXP EdgeLock Enclave Message-Id: <20240510-imx-se-if-v1-4-27c5a674916d@nxp.com> References: <20240510-imx-se-if-v1-0-27c5a674916d@nxp.com> In-Reply-To: <20240510-imx-se-if-v1-0-27c5a674916d@nxp.com> To: Jonathan Corbet , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam Cc: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org, Pankaj Gupta X-Mailer: b4 0.13.0 X-ClientProxiedBy: SI2PR06CA0003.apcprd06.prod.outlook.com (2603:1096:4:186::14) To AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) Precedence: bulk X-Mailing-List: imx@lists.linux.dev List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AM9PR04MB8604:EE_|AS5PR04MB10041:EE_ X-MS-Office365-Filtering-Correlation-Id: 0e3e71cb-d020-47cf-0f1c-08dc70f553a8 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230031|366007|1800799015|7416005|376005|52116005|38350700005; X-Microsoft-Antispam-Message-Info: =?utf-8?q?XAnt0kdAp4PRg6rVLOdu/Ddk6ts9fbu?= =?utf-8?q?M7yRR8pUOh1FEfFItV3LdR5/QZEi56KvJRz9BZLbHW3cnvX/dWE+MUCuTRoEBJOfI?= =?utf-8?q?fyqRVMQLX3lHjquo+yVv0Bf/sDeRTSDuvVRGodtqJetPvzUImIQtYxFfSXs7vaMaO?= =?utf-8?q?AfTAhsx9tj4/Y5xKioCZKRW25aLuKpcyacd7bRdLSB+SuiIioVxyLuxJlTLd5yI8Y?= =?utf-8?q?OxTVzlrT1o+3jfCacfBa5enGPS5uq3WHo6qxa6Df3azuTx7OYgGlkN/AldGIOl2rs?= =?utf-8?q?RbsHlqP00k7SC5+0FNIRPagoX4q9ViALxVDinZ7NUqO7m69b+YnKe08KJWn8tml0O?= =?utf-8?q?vkZIf4ar1dABJ03pFzh/HYf0R2MhPIcreWE4ZJ8kQK2yZkkjxWkBC++ZWmFSl+W5k?= =?utf-8?q?PxhXbYwZ1UO/yOSpWWikM76NfxteQtM0ek75R3PjNta6wBcRvzAxLEZcyeQwV8U2Q?= =?utf-8?q?pmozIt0jwHvq9LCXEcH60rHnMQjgOfl9oqBP1QtAA/+3AyKf2jOwONf5LQf+zVlNd?= =?utf-8?q?/sgJnecK9HKXxCez+hPzjYNPrKavbf5LbUrvj6VqlGfNxg6IV+9sTA1P+05iWq56f?= =?utf-8?q?suMPU7jez5tYySTP7aWcZcALTI51By7GjnC/7YoV2RF8dIjCNpy0OQ7KJFCEPoBPT?= =?utf-8?q?8AxcsAmM22+CxI+1SlVa0/taIxVRgWrwqTmH6qfMz2UsFOTWNaod/vs7y4HzJMhK5?= =?utf-8?q?tIGvdXJIDCT62HuOAvp8XL/fIJYV4nefFc76QRuCCvaUbsY3AjsFqzwuWuaMiyp9k?= =?utf-8?q?Bai7Wkn6uZAF3S9YyEpJA8qju2kpkLW1VGlD9A0DvnXtwedO+Xs5TxE2ETZqyAqrf?= =?utf-8?q?3mQbfh5NtssvCVHEVQZz6611Cr58GOS34HpR+LfWDz+rcd2HtaVzY3zMeY9rmjZ95?= =?utf-8?q?plX/42V/xkneCj7PrkVehPwscU1sV2oOEHc9iwdQj93Xw4Jt14cOFlclgWvApqBnO?= =?utf-8?q?01V9hjpTOq/X2UeapIxEnw3H2xaBDc6h4gEykOh+PrVxpCwMkI3ABLTOxP/4Y1oQ+?= =?utf-8?q?X24rt4JS9AVU4C/G/yfOAO+vxxP1nS6xLNwflJ4KCf5Q+rHZYeKipfYqsZMk3+e5j?= =?utf-8?q?0eS3aVVRyhPIOJG2jwRk0TeCGPt9PAb1/Xu1qkZjiKuan5SD7TXj4ytFFE4XxdA0j?= =?utf-8?q?Aoj1JB2+RC1iflJeOrt++8zC6LVGJAdMkDxjbPXAipv06sOGkvybxqmDdIUzfwxKP?= =?utf-8?q?/hDM3n2wCNFHWI7jeaxtkKgnWgyGvCrcfJlg=3D=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AM9PR04MB8604.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230031)(366007)(1800799015)(7416005)(376005)(52116005)(38350700005);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?veEWUxRNs5tQfWe7QesX1/GBPOuB?= =?utf-8?q?ONQVL+Bj/F1L/W4kpK+tppCNYHrIePLRYq3sbh1NP1V5La7n5tHvUI/XIJpyS5EBq?= =?utf-8?q?uc+xC2L0PKP+Spc4zNVwUUUurdIRYxaxcHUN3uKlBe0g0LlxAxnkrlY4ftLU4lTI3?= =?utf-8?q?lgt1rSCrFcjQURmW9Zx7IRfll0Sdvq8aryTvAc7aBpC0m8R+brISvnii3xvM3MzOu?= =?utf-8?q?n4/8DV9+vZoIWWFtsY08WwOC8VrB8vU4FifiqS7bEJhGSZRP9v6jyalN0gMffgiZA?= =?utf-8?q?vu4ROnmswITl0MB6mF7GNXOcO2wUF4VM2uDz6IkYFX/gYcFmcbYNVNp3N9HjqT2Mp?= =?utf-8?q?JyFW2Mm2Bw6BG37en4e4EgM0RM5isIjBYYmyTrnYJTJKusTKUpKIGy0+bCq7yA9Mb?= =?utf-8?q?oDkj1biIla4B4WiQTNfL1QYNjboReRTrWuhbFF4812JKcmsFJIjLFh1UGw+UIeFQN?= =?utf-8?q?yIQKIbs7DF4LNsohDThkUgIl4Z4Q6D1BGg5lSET0SIDMlT9d1kOL+YOIYiz592/Oz?= =?utf-8?q?IUSHGLGiGNJmLKThssA73k+7RBYa2yY9RnKYPW0aLVT5Q2el2R8pTaz4sh5wTssQe?= =?utf-8?q?wt+uut+LFpJ3ZQ3rrTJrPkqSRErEHdQRIRdqHd9G4jy6dZGNHEg8tb51H6hL4Olm9?= =?utf-8?q?oSXr+kgQ4qqS5nB1mLApdDo6US+hLhJRWvskeQejpwvzGT0ezBGXG3bD4gL7hXBgQ?= =?utf-8?q?P80H1LgphY+il/t+Vc01O/aoPSDSOeUxx1k6NQ8DteSdwphZccYtiSp/88dkzhEOr?= =?utf-8?q?kBIvXWqjXqoUgxHj9sLzb3DkPckByLgzSa0dnAAUm2iFmOWBfHrjhOPkvBvo6Plbi?= =?utf-8?q?mwYy8R0Ld/vh5OWYDjWHnOL15q7d1j2TOWzoEnSTSwI4hsqII21DCxi3Q+KhWGAId?= =?utf-8?q?U8ta/omFR2pLHUpPCsek6+ogKy8EwFJVgInwNrKQ4SmzCsjPEjJxtRj2nc/kp030L?= =?utf-8?q?zQqIGjA572hl9w9xmuMMyljN8YS6zx8nejaciUsXCIciVjP8uKi/LmpUSBh2Aw16B?= =?utf-8?q?EZ5KCQpiCPhpZfnRYbCPwzrvlE207DvweaRXkYpaZ6O7NVHq43kognljYrUzOm8zl?= =?utf-8?q?CyHBJD75uhoH/hD7Mun6/VdgIcFrLTm7w6nuR5+HTnyAxxa6tGRYZDDFNRZpof4Fx?= =?utf-8?q?Y50jajCID6rUWdkw71p8DklIWD0zXcHpSl9Kx1tmzB97zAcgqKTnaME2QF3ITnPYa?= =?utf-8?q?SmN+au3WpqJkrZ9DgpmCIOrlUzzXZgwop5Yb1B1eNMbzCO153EZwbp+ZLcP6SAf4j?= =?utf-8?q?4EthM++AN0GW6PhRIeahfk0E1fu26mV0fOHUWJbICBtEp+xbYlFZKNB9y2Bv/X0Jp?= =?utf-8?q?zO8+d7OtA1RIHnvCuA0CMVyHlrBE8jOcVUKD0HDM0sNZRsvzDbUHdJwHubdXBEzC8?= =?utf-8?q?QEzBRvSzzTMCX+k17cDI3kvtfWmK5ORdogMDafrxDHulzNLPvf/wTXEdGXEx+p+MY?= =?utf-8?q?Jhe9MOh5AQaB2AGgWUfGtVKYMNOZHstPyMLMPiSy2Hajap7LdRyxK+KCVA8qMRwgP?= =?utf-8?q?VH0hERxExU4i?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 0e3e71cb-d020-47cf-0f1c-08dc70f553a8 X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8604.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 10 May 2024 13:30:15.6315 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: VfERI5pRbqsMvqmI3Ooe0EwGgM53TWQMbKMnrD8ExRhZWcLCqhsOt1jIEcyauBCMpk62M54RkfgdZGZGKOdSHQ== X-MS-Exchange-Transport-CrossTenantHeadersStamped: AS5PR04MB10041 NXP hardware IP(s) for secure-enclaves like Edgelock Enclave(ELE), are embedded in the SoC to support the features like HSM, SHE & V2X, using message based communication interface. The secure enclave FW communicates on a dedicated messaging unit(MU) based interface(s) with application core, where kernel is running. It exists on specific i.MX processors. e.g. i.MX8ULP, i.MX93. This patch adds the driver for communication interface to secure-enclave, for exchanging messages with NXP secure enclave HW IP(s) like EdgeLock Enclave, both from: - User-Space Applications via character driver. - Kernel-space, used by kernel management layers like DM-Crypt. ABI documentation for the NXP secure-enclave driver. User-space library using this driver: - i.MX Secure Enclave library: -- URL: https://github.com/nxp-imx/imx-secure-enclave.git, - i.MX Secure Middle-Ware: -- URL: https://github.com/nxp-imx/imx-smw.git Signed-off-by: Pankaj Gupta --- Documentation/ABI/testing/se-cdev | 42 ++ drivers/firmware/imx/Kconfig | 12 + drivers/firmware/imx/Makefile | 2 + drivers/firmware/imx/ele_base_msg.c | 287 ++++++++ drivers/firmware/imx/ele_base_msg.h | 70 ++ drivers/firmware/imx/ele_common.c | 341 +++++++++ drivers/firmware/imx/ele_common.h | 43 ++ drivers/firmware/imx/se_ctrl.c | 1339 +++++++++++++++++++++++++++++++++++ drivers/firmware/imx/se_ctrl.h | 151 ++++ include/linux/firmware/imx/se_api.h | 14 + include/uapi/linux/se_ioctl.h | 88 +++ 11 files changed, 2389 insertions(+) diff --git a/Documentation/ABI/testing/se-cdev b/Documentation/ABI/testing/se-cdev new file mode 100644 index 000000000000..699525af6b86 --- /dev/null +++ b/Documentation/ABI/testing/se-cdev @@ -0,0 +1,42 @@ +What: /dev/_mu[0-9]+_ch[0-9]+ +Date: May 2024 +KernelVersion: 6.8 +Contact: linux-imx@nxp.com, pankaj.gupta@nxp.com +Description: + NXP offers multiple hardware IP(s) for secure-enclaves like EdgeLock- + Enclave(ELE), SECO. The character device file-descriptors + /dev/_mu*_ch* are the interface between user-space NXP's secure- + enclave shared-library and the kernel driver. + + The ioctl(2)-based ABI is defined and documented in + [include] + ioctl(s) are used primarily for: + - shared memory management + - allocation of I/O buffers + - get mu info + - setting a dev-ctx as receiver that is slave to fw + - get SoC info + + The following file operations are supported: + + open(2) + Currently the only useful flags are O_RDWR. + + read(2) + Every read() from the opened character device context is waiting on + wakeup_intruptible, that gets set by the registered mailbox callback + function; indicating a message received from the firmware on message- + unit. + + write(2) + Every write() to the opened character device context needs to acquire + mailbox_lock, before sending message on to the message unit. + + close(2) + Stops and free up the I/O contexts that was associated + with the file descriptor. + +Users: https://github.com/nxp-imx/imx-secure-enclave.git, + https://github.com/nxp-imx/imx-smw.git + crypto/skcipher, + drivers/nvmem/imx-ocotp-ele.c diff --git a/drivers/firmware/imx/Kconfig b/drivers/firmware/imx/Kconfig index 183613f82a11..56bdca9bd917 100644 --- a/drivers/firmware/imx/Kconfig +++ b/drivers/firmware/imx/Kconfig @@ -22,3 +22,15 @@ config IMX_SCU This driver manages the IPC interface between host CPU and the SCU firmware running on M4. + +config IMX_SEC_ENCLAVE + tristate "i.MX Embedded Secure Enclave - EdgeLock Enclave Firmware driver." + depends on IMX_MBOX && ARCH_MXC && ARM64 + default m if ARCH_MXC + + help + It is possible to use APIs exposed by the iMX Secure Enclave HW IP called: + - EdgeLock Enclave Firmware (for i.MX8ULP, i.MX93), + like base, HSM, V2X & SHE using the SAB protocol via the shared Messaging + Unit. This driver exposes these interfaces via a set of file descriptors + allowing to configure shared memory, send and receive messages. diff --git a/drivers/firmware/imx/Makefile b/drivers/firmware/imx/Makefile index 8f9f04a513a8..aa9033e0e9e3 100644 --- a/drivers/firmware/imx/Makefile +++ b/drivers/firmware/imx/Makefile @@ -1,3 +1,5 @@ # SPDX-License-Identifier: GPL-2.0 obj-$(CONFIG_IMX_DSP) += imx-dsp.o obj-$(CONFIG_IMX_SCU) += imx-scu.o misc.o imx-scu-irq.o rm.o imx-scu-soc.o +sec_enclave-objs = se_ctrl.o ele_common.o ele_base_msg.o +obj-${CONFIG_IMX_SEC_ENCLAVE} += sec_enclave.o diff --git a/drivers/firmware/imx/ele_base_msg.c b/drivers/firmware/imx/ele_base_msg.c new file mode 100644 index 000000000000..0463f26d93c7 --- /dev/null +++ b/drivers/firmware/imx/ele_base_msg.c @@ -0,0 +1,287 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2024 NXP + */ + +#include +#include +#include + +#include "ele_base_msg.h" +#include "ele_common.h" + +int ele_get_info(struct device *dev, struct soc_info *s_info) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + struct se_api_msg *tx_msg __free(kfree); + struct se_api_msg *rx_msg __free(kfree); + phys_addr_t get_info_addr; + u32 *get_info_data; + u32 status; + int ret; + + if (!priv || !s_info) + goto exit; + + memset(s_info, 0x0, sizeof(*s_info)); + + if (priv->mem_pool_name) + get_info_data = get_phy_buf_mem_pool(dev, + priv->mem_pool_name, + &get_info_addr, + ELE_GET_INFO_BUFF_SZ); + else + get_info_data = dmam_alloc_coherent(dev, + ELE_GET_INFO_BUFF_SZ, + &get_info_addr, + GFP_KERNEL); + if (!get_info_data) { + ret = -ENOMEM; + dev_err(dev, + "%s: Failed to allocate get_info_addr.\n", + __func__); + goto exit; + } + + tx_msg = kzalloc(ELE_GET_INFO_REQ_MSG_SZ << 2, GFP_KERNEL); + if (!tx_msg) { + ret = -ENOMEM; + return ret; + } + + rx_msg = kzalloc(ELE_GET_INFO_RSP_MSG_SZ << 2, GFP_KERNEL); + if (!rx_msg) { + ret = -ENOMEM; + return ret; + } + + ret = plat_fill_cmd_msg_hdr(priv, + (struct se_msg_hdr *)&tx_msg->header, + ELE_GET_INFO_REQ, + ELE_GET_INFO_REQ_MSG_SZ, + true); + if (ret) + goto exit; + + tx_msg->data[0] = upper_32_bits(get_info_addr); + tx_msg->data[1] = lower_32_bits(get_info_addr); + tx_msg->data[2] = ELE_GET_INFO_READ_SZ; + priv->rx_msg = rx_msg; + ret = imx_ele_msg_send_rcv(priv, tx_msg); + if (ret < 0) + goto exit; + + ret = validate_rsp_hdr(priv, + priv->rx_msg->header, + ELE_GET_INFO_REQ, + ELE_GET_INFO_RSP_MSG_SZ, + true); + if (ret) + goto exit; + + status = RES_STATUS(priv->rx_msg->data[0]); + if (status != priv->success_tag) { + dev_err(dev, "Command Id[%d], Response Failure = 0x%x", + ELE_GET_INFO_REQ, status); + ret = -1; + } + + s_info->imem_state = (get_info_data[ELE_IMEM_STATE_WORD] + & ELE_IMEM_STATE_MASK) >> 16; + s_info->major_ver = (get_info_data[GET_INFO_SOC_INFO_WORD_OFFSET] + & SOC_VER_MASK) >> 24; + s_info->minor_ver = ((get_info_data[GET_INFO_SOC_INFO_WORD_OFFSET] + & SOC_VER_MASK) >> 16) & 0xFF; + s_info->soc_rev = (get_info_data[GET_INFO_SOC_INFO_WORD_OFFSET] + & SOC_VER_MASK) >> 16; + s_info->soc_id = get_info_data[GET_INFO_SOC_INFO_WORD_OFFSET] + & SOC_ID_MASK; + s_info->serial_num + = (u64)get_info_data[GET_INFO_SL_NUM_MSB_WORD_OFF] << 32 + | get_info_data[GET_INFO_SL_NUM_LSB_WORD_OFF]; +exit: + if (get_info_addr) { + if (priv->mem_pool_name) + free_phybuf_mem_pool(dev, priv->mem_pool_name, + get_info_data, ELE_GET_INFO_BUFF_SZ); + else + dmam_free_coherent(dev, + ELE_GET_INFO_BUFF_SZ, + get_info_data, + get_info_addr); + } + + return ret; +} + +int ele_ping(struct device *dev) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + struct se_api_msg *tx_msg __free(kfree); + struct se_api_msg *rx_msg __free(kfree); + u32 status; + int ret; + + tx_msg = kzalloc(ELE_PING_REQ_SZ << 2, GFP_KERNEL); + if (!tx_msg) { + ret = -ENOMEM; + return ret; + } + + rx_msg = kzalloc(ELE_PING_RSP_SZ << 2, GFP_KERNEL); + if (!rx_msg) { + ret = -ENOMEM; + return ret; + } + + ret = plat_fill_cmd_msg_hdr(priv, + (struct se_msg_hdr *)&tx_msg->header, + ELE_PING_REQ, ELE_PING_REQ_SZ, + true); + if (ret) { + dev_err(dev, "Error: plat_fill_cmd_msg_hdr failed.\n"); + goto exit; + } + + priv->rx_msg = rx_msg; + ret = imx_ele_msg_send_rcv(priv, tx_msg); + if (ret) + goto exit; + + ret = validate_rsp_hdr(priv, + priv->rx_msg->header, + ELE_PING_REQ, + ELE_PING_RSP_SZ, + true); + if (ret) + goto exit; + + status = RES_STATUS(priv->rx_msg->data[0]); + if (status != priv->success_tag) { + dev_err(dev, "Command Id[%d], Response Failure = 0x%x", + ELE_PING_REQ, status); + ret = -1; + } +exit: + return ret; +} + +int ele_service_swap(struct device *dev, + phys_addr_t addr, + u32 addr_size, u16 flag) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + struct se_api_msg *tx_msg __free(kfree); + struct se_api_msg *rx_msg __free(kfree); + u32 status; + int ret; + + tx_msg = kzalloc(ELE_SERVICE_SWAP_REQ_MSG_SZ << 2, GFP_KERNEL); + if (!tx_msg) { + ret = -ENOMEM; + return ret; + } + + rx_msg = kzalloc(ELE_SERVICE_SWAP_RSP_MSG_SZ << 2, GFP_KERNEL); + if (!rx_msg) { + ret = -ENOMEM; + return ret; + } + + ret = plat_fill_cmd_msg_hdr(priv, + (struct se_msg_hdr *)&tx_msg->header, + ELE_SERVICE_SWAP_REQ, + ELE_SERVICE_SWAP_REQ_MSG_SZ, + true); + if (ret) + goto exit; + + tx_msg->data[0] = flag; + tx_msg->data[1] = addr_size; + tx_msg->data[2] = ELE_NONE_VAL; + tx_msg->data[3] = lower_32_bits(addr); + tx_msg->data[4] = plat_add_msg_crc((uint32_t *)&tx_msg[0], + ELE_SERVICE_SWAP_REQ_MSG_SZ); + priv->rx_msg = rx_msg; + ret = imx_ele_msg_send_rcv(priv, tx_msg); + if (ret < 0) + goto exit; + + ret = validate_rsp_hdr(priv, + priv->rx_msg->header, + ELE_SERVICE_SWAP_REQ, + ELE_SERVICE_SWAP_RSP_MSG_SZ, + true); + if (ret) + goto exit; + + status = RES_STATUS(priv->rx_msg->data[0]); + if (status != priv->success_tag) { + dev_err(dev, "Command Id[%d], Response Failure = 0x%x", + ELE_SERVICE_SWAP_REQ, status); + ret = -1; + } else { + if (flag == ELE_IMEM_EXPORT) + ret = priv->rx_msg->data[1]; + else + ret = 0; + } +exit: + + return ret; +} + +int ele_fw_authenticate(struct device *dev, phys_addr_t addr) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + struct se_api_msg *tx_msg __free(kfree); + struct se_api_msg *rx_msg __free(kfree); + u32 status; + int ret; + + tx_msg = kzalloc(ELE_FW_AUTH_REQ_SZ << 2, GFP_KERNEL); + if (!tx_msg) { + ret = -ENOMEM; + return ret; + } + + rx_msg = kzalloc(ELE_FW_AUTH_RSP_MSG_SZ << 2, GFP_KERNEL); + if (!rx_msg) { + ret = -ENOMEM; + return ret; + } + ret = plat_fill_cmd_msg_hdr(priv, + (struct se_msg_hdr *)&tx_msg->header, + ELE_FW_AUTH_REQ, + ELE_FW_AUTH_REQ_SZ, + true); + if (ret) + goto exit; + + tx_msg->data[0] = addr; + tx_msg->data[1] = 0x0; + tx_msg->data[2] = addr; + + priv->rx_msg = rx_msg; + ret = imx_ele_msg_send_rcv(priv, tx_msg); + if (ret < 0) + goto exit; + + ret = validate_rsp_hdr(priv, + priv->rx_msg->header, + ELE_FW_AUTH_REQ, + ELE_FW_AUTH_RSP_MSG_SZ, + true); + if (ret) + goto exit; + + status = RES_STATUS(priv->rx_msg->data[0]); + if (status != priv->success_tag) { + dev_err(dev, "Command Id[%d], Response Failure = 0x%x", + ELE_FW_AUTH_REQ, status); + ret = -1; + } +exit: + + return ret; +} diff --git a/drivers/firmware/imx/ele_base_msg.h b/drivers/firmware/imx/ele_base_msg.h new file mode 100644 index 000000000000..3b3d2bf04a84 --- /dev/null +++ b/drivers/firmware/imx/ele_base_msg.h @@ -0,0 +1,70 @@ +/* SPDX-License-Identifier: GPL-2.0+ */ +/* + * Copyright 2024 NXP + * + * Header file for the EdgeLock Enclave Base API(s). + */ + +#ifndef ELE_BASE_MSG_H +#define ELE_BASE_MSG_H + +#include +#include + +#define WORD_SZ 4 +#define ELE_NONE_VAL 0x0 + +#define ELE_SUCCESS_IND 0xD6 + +#define ELE_GET_INFO_REQ 0xDA +#define ELE_GET_INFO_REQ_MSG_SZ 0x10 +#define ELE_GET_INFO_RSP_MSG_SZ 0x08 + +#define ELE_GET_INFO_BUFF_SZ 0x100 +#define ELE_GET_INFO_READ_SZ 0xA0 + +#define DEFAULT_IMX_SOC_VER 0xA0 +#define SOC_VER_MASK 0xFFFF0000 +#define SOC_ID_MASK 0x0000FFFF +struct soc_info { + u32 imem_state; + u8 major_ver; + u8 minor_ver; + u16 soc_id; + u16 soc_rev; + u64 serial_num; +}; + +#define GET_INFO_SOC_INFO_WORD_OFFSET 1 +#define GET_INFO_UUID_WORD_OFFSET 3 +#define GET_INFO_SL_NUM_MSB_WORD_OFF \ + (GET_INFO_UUID_WORD_OFFSET + 3) +#define GET_INFO_SL_NUM_LSB_WORD_OFF \ + (GET_INFO_UUID_WORD_OFFSET + 0) + +#define ELE_PING_REQ 0x01 +#define ELE_PING_REQ_SZ 0x04 +#define ELE_PING_RSP_SZ 0x08 + +#define ELE_SERVICE_SWAP_REQ 0xDF +#define ELE_SERVICE_SWAP_REQ_MSG_SZ 0x18 +#define ELE_SERVICE_SWAP_RSP_MSG_SZ 0x0C +#define ELE_IMEM_SIZE 0x10000 +#define ELE_IMEM_STATE_OK 0xCA +#define ELE_IMEM_STATE_BAD 0xFE +#define ELE_IMEM_STATE_WORD 0x27 +#define ELE_IMEM_STATE_MASK 0x00ff0000 +#define ELE_IMEM_EXPORT 0x1 +#define ELE_IMEM_IMPORT 0x2 + +#define ELE_FW_AUTH_REQ 0x02 +#define ELE_FW_AUTH_REQ_SZ 0x10 +#define ELE_FW_AUTH_RSP_MSG_SZ 0x08 + +int ele_get_info(struct device *dev, struct soc_info *s_info); +int ele_ping(struct device *dev); +int ele_service_swap(struct device *dev, + phys_addr_t addr, + u32 addr_size, u16 flag); +int ele_fw_authenticate(struct device *dev, phys_addr_t addr); +#endif diff --git a/drivers/firmware/imx/ele_common.c b/drivers/firmware/imx/ele_common.c new file mode 100644 index 000000000000..dcf7f9034653 --- /dev/null +++ b/drivers/firmware/imx/ele_common.c @@ -0,0 +1,341 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2024 NXP + */ + +#include "ele_base_msg.h" +#include "ele_common.h" + +u32 plat_add_msg_crc(u32 *msg, u32 msg_len) +{ + u32 nb_words = msg_len / (u32)sizeof(u32); + u32 crc = 0; + u32 i; + + for (i = 0; i < nb_words - 1; i++) + crc ^= *(msg + i); + + return crc; +} + +int imx_ele_msg_rcv(struct se_if_priv *priv) +{ + u32 wait; + int err; + + wait = msecs_to_jiffies(1000); + if (!wait_for_completion_timeout(&priv->done, wait)) { + dev_err(priv->dev, + "Error: wait_for_completion timed out.\n"); + err = -ETIMEDOUT; + } + + mutex_unlock(&priv->se_if_cmd_lock); + priv->no_dev_ctx_used = false; + + return err; +} + +int imx_ele_msg_send(struct se_if_priv *priv, void *mssg) +{ + bool is_cmd_lock_tobe_taken = false; + int err; + + if (!priv->waiting_rsp_dev || priv->no_dev_ctx_used) { + is_cmd_lock_tobe_taken = true; + mutex_lock(&priv->se_if_cmd_lock); + } + scoped_guard(mutex, &priv->se_if_lock); + + err = mbox_send_message(priv->tx_chan, mssg); + if (err < 0) { + dev_err(priv->dev, "Error: mbox_send_message failure.\n"); + if (is_cmd_lock_tobe_taken) + mutex_unlock(&priv->se_if_cmd_lock); + return err; + } + err = 0; + + return err; +} + +int imx_ele_msg_send_rcv(struct se_if_priv *priv, void *mssg) +{ + int err; + + priv->no_dev_ctx_used = true; + err = imx_ele_msg_send(priv, mssg); + if (err) + goto exit; + + err = imx_ele_msg_rcv(priv); + +exit: + return err; +} + +int imx_ele_miscdev_msg_rcv(struct se_if_device_ctx *dev_ctx) +{ + struct se_msg_hdr header = {0}; + int err; + + err = wait_event_interruptible(dev_ctx->wq, dev_ctx->pending_hdr != 0); + if (err) + dev_err(dev_ctx->dev, + "%s: Err[0x%x]:Interrupted by signal.\n", + dev_ctx->miscdev.name, err); + + header = *((struct se_msg_hdr *) (&dev_ctx->temp_resp[0])); + + if (header.tag == dev_ctx->priv->rsp_tag) + mutex_unlock(&dev_ctx->priv->se_if_cmd_lock); + + return err; +} + +int imx_ele_miscdev_msg_send(struct se_if_device_ctx *dev_ctx, + void *tx_msg, int tx_msg_sz) +{ + struct se_if_priv *priv = dev_ctx->priv; + struct se_msg_hdr header = {0}; + int err; + + header = *((struct se_msg_hdr *) tx_msg); + + /* + * Check that the size passed as argument matches the size + * carried in the message. + */ + err = header.size << 2; + + if (err != tx_msg_sz) { + err = -EINVAL; + dev_err(priv->dev, + "%s: User buffer too small\n", + dev_ctx->miscdev.name); + goto exit; + } + /* Check the message is valid according to tags */ + if (header.tag == priv->cmd_tag) + priv->waiting_rsp_dev = dev_ctx; + else if (header.tag == priv->rsp_tag) { + /* Check the device context can send the command */ + if (dev_ctx != priv->cmd_receiver_dev) { + dev_err(priv->dev, + "%s: Channel not configured to send resp to FW.", + dev_ctx->miscdev.name); + err = -EPERM; + goto exit; + } + } else { + dev_err(priv->dev, + "%s: The message does not have a valid TAG\n", + dev_ctx->miscdev.name); + err = -EINVAL; + goto exit; + } + err = imx_ele_msg_send(priv, tx_msg); +exit: + return err; +} + +/* + * Callback called by mailbox FW, when data is received. + */ +void se_if_rx_callback(struct mbox_client *mbox_cl, void *msg) +{ + struct device *dev = mbox_cl->dev; + struct se_if_device_ctx *dev_ctx; + struct se_api_msg *rx_msg; + bool is_response = false; + struct se_if_priv *priv; + struct se_msg_hdr header; + + priv = dev_get_drvdata(dev); + if (!priv) { + dev_err(dev, "SE-MU Priv data is NULL;"); + return; + } + + /* The function can be called with NULL msg */ + if (!msg) { + dev_err(dev, "Message is invalid\n"); + return; + } + + header.tag = ((u8 *)msg)[TAG_OFFSET]; + header.command = ((u8 *)msg)[CMD_OFFSET]; + header.size = ((u8 *)msg)[SZ_OFFSET]; + header.ver = ((u8 *)msg)[VER_OFFSET]; + + /* Incoming command: wake up the receiver if any. */ + if (header.tag == priv->cmd_tag) { + dev_dbg(dev, "Selecting cmd receiver\n"); + dev_ctx = priv->cmd_receiver_dev; + } else if (header.tag == priv->rsp_tag) { + if (priv->waiting_rsp_dev) { + dev_dbg(dev, "Selecting rsp waiter\n"); + dev_ctx = priv->waiting_rsp_dev; + is_response = true; + } else { + /* + * Reading the EdgeLock Enclave response + * to the command, sent by other + * linux kernel services. + */ + spin_lock(&priv->lock); + memcpy(&priv->rx_msg, msg, header.size << 2); + + complete(&priv->done); + spin_unlock(&priv->lock); + return; + } + } else { + dev_err(dev, "Failed to select a device for message: %.8x\n", + *((u32 *) &header)); + return; + } + /* Init reception */ + rx_msg = kzalloc(header.size << 2, GFP_KERNEL); + if (rx_msg) + memcpy(rx_msg, msg, header.size << 2); + + dev_ctx->temp_resp = (u32 *)rx_msg; + dev_ctx->temp_resp_size = header.size; + + /* Allow user to read */ + dev_ctx->pending_hdr = 1; + wake_up_interruptible(&dev_ctx->wq); + + if (is_response) + priv->waiting_rsp_dev = NULL; +} + +int validate_rsp_hdr(struct se_if_priv *priv, u32 header, + uint8_t msg_id, uint8_t sz, bool is_base_api) +{ + int ret = -EINVAL; + u32 size; + u32 cmd; + u32 tag; + u32 ver; + + tag = MSG_TAG(header); + cmd = MSG_COMMAND(header); + size = MSG_SIZE(header); + ver = MSG_VER(header); + + do { + if (tag != priv->rsp_tag) { + dev_err(priv->dev, + "MSG[0x%x] Hdr: Resp tag mismatch. (0x%x != 0x%x)", + msg_id, tag, priv->rsp_tag); + break; + } + + if (cmd != msg_id) { + dev_err(priv->dev, + "MSG Header: Cmd id mismatch. (0x%x != 0x%x)", + cmd, msg_id); + break; + } + + if (size != (sz >> 2)) { + dev_err(priv->dev, + "MSG[0x%x] Hdr: Cmd size mismatch. (0x%x != 0x%x)", + msg_id, size, (sz >> 2)); + break; + } + + if (is_base_api && (ver != priv->base_api_ver)) { + dev_err(priv->dev, + "MSG[0x%x] Hdr: Base API Vers mismatch. (0x%x != 0x%x)", + msg_id, ver, priv->base_api_ver); + break; + } else if (!is_base_api && ver != priv->fw_api_ver) { + dev_err(priv->dev, + "MSG[0x%x] Hdr: FW API Vers mismatch. (0x%x != 0x%x)", + msg_id, ver, priv->fw_api_ver); + break; + } + + ret = 0; + + } while (false); + + return ret; +} + +int se_save_imem_state(struct device *dev) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + int ret; + + /* EXPORT command will save encrypted IMEM to given address, + * so later in resume, IMEM can be restored from the given + * address. + * + * Size must be at least 64 kB. + */ + ret = ele_service_swap(dev, + priv->imem.phyaddr, + ELE_IMEM_SIZE, + ELE_IMEM_EXPORT); + if (ret < 0) + dev_err(dev, "Failed to export IMEM\n"); + else + dev_info(dev, + "Exported %d bytes of encrypted IMEM\n", + ret); + + return ret; +} + +int se_restore_imem_state(struct device *dev) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + struct soc_info s_info; + int ret; + + /* get info from ELE */ + ret = ele_get_info(dev, &s_info); + if (ret) { + dev_err(dev, "Failed to get info from ELE.\n"); + return ret; + } + + /* Get IMEM state, if 0xFE then import IMEM */ + if (s_info.imem_state == ELE_IMEM_STATE_BAD) { + /* IMPORT command will restore IMEM from the given + * address, here size is the actual size returned by ELE + * during the export operation + */ + ret = ele_service_swap(dev, + priv->imem.phyaddr, + priv->imem.size, + ELE_IMEM_IMPORT); + if (ret) { + dev_err(dev, "Failed to import IMEM\n"); + goto exit; + } + } else + goto exit; + + /* After importing IMEM, check if IMEM state is equal to 0xCA + * to ensure IMEM is fully loaded and + * ELE functionality can be used. + */ + ret = ele_get_info(dev, &s_info); + if (ret) { + dev_err(dev, "Failed to get info from ELE.\n"); + goto exit; + } + + if (s_info.imem_state == ELE_IMEM_STATE_OK) + dev_info(dev, "Successfully restored IMEM\n"); + else + dev_err(dev, "Failed to restore IMEM\n"); + +exit: + return ret; +} diff --git a/drivers/firmware/imx/ele_common.h b/drivers/firmware/imx/ele_common.h new file mode 100644 index 000000000000..6e3a2114bb56 --- /dev/null +++ b/drivers/firmware/imx/ele_common.h @@ -0,0 +1,43 @@ +/* SPDX-License-Identifier: GPL-2.0+ */ +/* + * Copyright 2024 NXP + */ + + +#ifndef __ELE_COMMON_H__ +#define __ELE_COMMON_H__ + +#include "se_ctrl.h" + +#define IMX_ELE_FW_DIR "imx/ele/" + +uint32_t plat_add_msg_crc(uint32_t *msg, uint32_t msg_len); +int imx_ele_miscdev_msg_rcv(struct se_if_device_ctx *priv); +int imx_ele_miscdev_msg_send(struct se_if_device_ctx *dev_ctx, + void *tx_msg, int tx_msg_sz); +int imx_ele_msg_rcv(struct se_if_priv *priv); +int imx_ele_msg_send(struct se_if_priv *priv, void *mssg); +int imx_ele_msg_send_rcv(struct se_if_priv *priv, void *mssg); +void se_if_rx_callback(struct mbox_client *mbox_cl, void *msg); +int validate_rsp_hdr(struct se_if_priv *priv, unsigned int header, + u8 msg_id, u8 sz, bool is_base_api); + +/* Fill a command message header with a given command ID and length in bytes. */ +static inline int plat_fill_cmd_msg_hdr(struct se_if_priv *priv, + struct se_msg_hdr *hdr, + u8 cmd, + u32 len, + bool is_base_api) +{ + hdr->tag = priv->cmd_tag; + hdr->ver = (is_base_api) ? priv->base_api_ver : priv->fw_api_ver; + hdr->command = cmd; + hdr->size = len >> 2; + + return 0; +} + +int se_save_imem_state(struct device *dev); +int se_restore_imem_state(struct device *dev); + +#endif /*__ELE_COMMON_H__ */ diff --git a/drivers/firmware/imx/se_ctrl.c b/drivers/firmware/imx/se_ctrl.c new file mode 100644 index 000000000000..11c5eaa7353f --- /dev/null +++ b/drivers/firmware/imx/se_ctrl.c @@ -0,0 +1,1339 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2024 NXP + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include "ele_base_msg.h" +#include "ele_common.h" +#include "se_ctrl.h" + +#define RESERVED_DMA_POOL BIT(1) + +struct imx_se_node_info { + u8 se_if_id; + u8 se_if_did; + u8 max_dev_ctx; + u8 cmd_tag; + u8 rsp_tag; + u8 success_tag; + u8 base_api_ver; + u8 fw_api_ver; + u8 *se_name; + u8 *mbox_tx_name; + u8 *mbox_rx_name; + u8 *pool_name; + u8 *fw_name_in_rfs; + bool soc_register; + bool reserved_dma_ranges; + bool imem_mgmt; +}; + +struct imx_se_node_info_list { + u8 num_mu; + u16 soc_id; + u16 soc_rev; + struct imx_se_node_info info[]; +}; + +static const struct imx_se_node_info_list imx8ulp_info = { + .num_mu = 1, + .soc_id = SOC_ID_OF_IMX8ULP, + .info = { + { + .se_if_id = 2, + .se_if_did = 7, + .max_dev_ctx = 4, + .cmd_tag = 0x17, + .rsp_tag = 0xe1, + .success_tag = 0xd6, + .base_api_ver = MESSAGING_VERSION_6, + .fw_api_ver = MESSAGING_VERSION_7, + .se_name = "hsm1", + .mbox_tx_name = "tx", + .mbox_rx_name = "rx", + .pool_name = "sram", + .fw_name_in_rfs = IMX_ELE_FW_DIR\ + "mx8ulpa2ext-ahab-container.img", + .soc_register = true, + .reserved_dma_ranges = true, + .imem_mgmt = true, + }, + }, +}; + +static const struct imx_se_node_info_list imx93_info = { + .num_mu = 1, + .soc_id = SOC_ID_OF_IMX93, + .info = { + { + .se_if_id = 2, + .se_if_did = 3, + .max_dev_ctx = 4, + .cmd_tag = 0x17, + .rsp_tag = 0xe1, + .success_tag = 0xd6, + .base_api_ver = MESSAGING_VERSION_6, + .fw_api_ver = MESSAGING_VERSION_7, + .se_name = "hsm1", + .mbox_tx_name = "tx", + .mbox_rx_name = "rx", + .reserved_dma_ranges = true, + .imem_mgmt = true, + .soc_register = true, + }, + }, +}; + +static const struct of_device_id se_match[] = { + { .compatible = "fsl,imx8ulp-ele", .data = (void *)&imx8ulp_info}, + { .compatible = "fsl,imx93-ele", .data = (void *)&imx93_info}, + {}, +}; + +static struct imx_se_node_info + *get_imx_se_node_info(struct imx_se_node_info_list *info_list, + const u32 idx) +{ + if (idx < 0 || idx > info_list->num_mu) + return NULL; + + return &info_list->info[idx]; +} + +void *get_phy_buf_mem_pool(struct device *dev, + u8 *mem_pool_name, + dma_addr_t *buf, + u32 size) +{ + struct device_node *of_node = dev->of_node; + struct gen_pool *mem_pool; + + mem_pool = of_gen_pool_get(of_node, mem_pool_name, 0); + if (!mem_pool) { + dev_err(dev, + "Unable to get sram pool = %s\n", + mem_pool_name); + return 0; + } + + return gen_pool_dma_alloc(mem_pool, size, buf); +} + +void free_phybuf_mem_pool(struct device *dev, + u8 *mem_pool_name, + u32 *buf, + u32 size) +{ + struct device_node *of_node = dev->of_node; + struct gen_pool *mem_pool; + + mem_pool = of_gen_pool_get(of_node, mem_pool_name, 0); + if (!mem_pool) + dev_err(dev, + "%s: Failed: Unable to get sram pool.\n", + __func__); + + gen_pool_free(mem_pool, (u64)buf, size); +} + +static int imx_fetch_soc_info(struct device *dev) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + struct imx_se_node_info_list *info_list; + const struct imx_se_node_info *info; + struct soc_device_attribute *attr; + struct soc_device *sdev; + struct soc_info s_info; + int err = 0; + + info = priv->info; + info_list = (struct imx_se_node_info_list *) + device_get_match_data(dev->parent); + if (info_list->soc_rev) + return err; + + err = ele_get_info(dev, &s_info); + if (err) + s_info.major_ver = DEFAULT_IMX_SOC_VER; + + info_list->soc_rev = s_info.soc_rev; + + if (!info->soc_register) + return 0; + + attr = devm_kzalloc(dev, sizeof(*attr), GFP_KERNEL); + if (!attr) + return -ENOMEM; + + if (s_info.minor_ver) + attr->revision = devm_kasprintf(dev, GFP_KERNEL, "%x.%x", + s_info.major_ver, + s_info.minor_ver); + else + attr->revision = devm_kasprintf(dev, GFP_KERNEL, "%x", + s_info.major_ver); + + switch (s_info.soc_id) { + case SOC_ID_OF_IMX8ULP: + attr->soc_id = devm_kasprintf(dev, GFP_KERNEL, + "i.MX8ULP"); + break; + case SOC_ID_OF_IMX93: + attr->soc_id = devm_kasprintf(dev, GFP_KERNEL, + "i.MX93"); + break; + } + + err = of_property_read_string(of_root, "model", + &attr->machine); + if (err) { + devm_kfree(dev, attr); + return -EINVAL; + } + attr->family = devm_kasprintf(dev, GFP_KERNEL, "Freescale i.MX"); + + attr->serial_number + = devm_kasprintf(dev, GFP_KERNEL, "%016llX", s_info.serial_num); + + sdev = soc_device_register(attr); + if (IS_ERR(sdev)) { + devm_kfree(dev, attr->soc_id); + devm_kfree(dev, attr->serial_number); + devm_kfree(dev, attr->revision); + devm_kfree(dev, attr->family); + devm_kfree(dev, attr->machine); + devm_kfree(dev, attr); + return PTR_ERR(sdev); + } + + return 0; +} + +/* + * File operations for user-space + */ + +/* Write a message to the MU. */ +static ssize_t se_if_fops_write(struct file *fp, const char __user *buf, + size_t size, loff_t *ppos) +{ + struct se_api_msg *tx_msg __free(kfree); + struct se_if_device_ctx *dev_ctx; + struct se_if_priv *priv; + int err; + + dev_ctx = container_of(fp->private_data, + struct se_if_device_ctx, + miscdev); + priv = dev_ctx->priv; + dev_dbg(priv->dev, + "%s: write from buf (%p)%zu, ppos=%lld\n", + dev_ctx->miscdev.name, + buf, size, ((ppos) ? *ppos : 0)); + + if (down_interruptible(&dev_ctx->fops_lock)) + return -EBUSY; + + if (dev_ctx->status != MU_OPENED) { + err = -EINVAL; + goto exit; + } + + if (size < SE_MU_HDR_SZ) { + dev_err(priv->dev, + "%s: User buffer too small(%zu < %d)\n", + dev_ctx->miscdev.name, + size, SE_MU_HDR_SZ); + err = -ENOSPC; + goto exit; + } + + tx_msg = memdup_user((void __user *)ppos, size); + if (!tx_msg) { + err = -ENOMEM; + goto exit; + } + + /* Copy data to buffer */ + if (copy_from_user(tx_msg, buf, size)) { + err = -EFAULT; + dev_err(priv->dev, + "%s: Fail copy message from user\n", + dev_ctx->miscdev.name); + goto exit; + } + + print_hex_dump_debug("from user ", DUMP_PREFIX_OFFSET, 4, 4, + tx_msg, size, false); + + err = imx_ele_miscdev_msg_send(dev_ctx, tx_msg, size); + +exit: + up(&dev_ctx->fops_lock); + return err; +} + +/* + * Read a message from the MU. + * Blocking until a message is available. + */ +static ssize_t se_if_fops_read(struct file *fp, char __user *buf, + size_t size, loff_t *ppos) +{ + struct se_if_device_ctx *dev_ctx; + struct se_buf_desc *b_desc; + struct se_if_priv *priv; + u32 size_to_copy; + int err; + + dev_ctx = container_of(fp->private_data, + struct se_if_device_ctx, + miscdev); + priv = dev_ctx->priv; + dev_dbg(priv->dev, + "%s: read to buf %p(%zu), ppos=%lld\n", + dev_ctx->miscdev.name, + buf, size, ((ppos) ? *ppos : 0)); + + if (down_interruptible(&dev_ctx->fops_lock)) + return -EBUSY; + + if (dev_ctx->status != MU_OPENED) { + err = -EINVAL; + goto exit; + } + + err = imx_ele_miscdev_msg_rcv(dev_ctx); + if (err) + goto exit; + + /* Buffer containing the message from FW, is + * allocated in callback function. + * Check if buffer allocation failed. + */ + if (!dev_ctx->temp_resp) { + err = -ENOMEM; + goto exit; + } + + dev_dbg(priv->dev, + "%s: %s %s\n", + dev_ctx->miscdev.name, + __func__, + "message received, start transmit to user"); + + /* + * Check that the size passed as argument is larger than + * the one carried in the message. + */ + size_to_copy = dev_ctx->temp_resp_size << 2; + if (size_to_copy > size) { + dev_dbg(priv->dev, + "%s: User buffer too small (%zu < %d)\n", + dev_ctx->miscdev.name, + size, size_to_copy); + size_to_copy = size; + } + + /* + * We may need to copy the output data to user before + * delivering the completion message. + */ + while (!list_empty(&dev_ctx->pending_out)) { + b_desc = list_first_entry_or_null(&dev_ctx->pending_out, + struct se_buf_desc, + link); + if (!b_desc) + continue; + + if (b_desc->usr_buf_ptr && b_desc->shared_buf_ptr) { + + dev_dbg(priv->dev, + "%s: Copy output data to user\n", + dev_ctx->miscdev.name); + if (copy_to_user(b_desc->usr_buf_ptr, + b_desc->shared_buf_ptr, + b_desc->size)) { + dev_err(priv->dev, + "%s: Failure copying output data to user.", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + } + + if (b_desc->shared_buf_ptr) + memset(b_desc->shared_buf_ptr, 0, b_desc->size); + + __list_del_entry(&b_desc->link); + kfree(b_desc); + } + + /* Copy data from the buffer */ + print_hex_dump_debug("to user ", DUMP_PREFIX_OFFSET, 4, 4, + dev_ctx->temp_resp, size_to_copy, false); + if (copy_to_user(buf, dev_ctx->temp_resp, size_to_copy)) { + dev_err(priv->dev, + "%s: Failed to copy to user\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + + err = size_to_copy; + kfree(dev_ctx->temp_resp); + + /* free memory allocated on the shared buffers. */ + dev_ctx->secure_mem.pos = 0; + dev_ctx->non_secure_mem.pos = 0; + + dev_ctx->pending_hdr = 0; + +exit: + /* + * Clean the used Shared Memory space, + * whether its Input Data copied from user buffers, or + * Data received from FW. + */ + while (!list_empty(&dev_ctx->pending_in) || + !list_empty(&dev_ctx->pending_out)) { + if (!list_empty(&dev_ctx->pending_in)) + b_desc = list_first_entry_or_null(&dev_ctx->pending_in, + struct se_buf_desc, + link); + else + b_desc = list_first_entry_or_null(&dev_ctx->pending_out, + struct se_buf_desc, + link); + + if (!b_desc) + continue; + + if (b_desc->shared_buf_ptr) + memset(b_desc->shared_buf_ptr, 0, b_desc->size); + + __list_del_entry(&b_desc->link); + kfree(b_desc); + } + + up(&dev_ctx->fops_lock); + return err; +} + +/* Give access to EdgeLock Enclave, to the memory we want to share */ +static int se_if_setup_se_mem_access(struct se_if_device_ctx *dev_ctx, + u64 addr, u32 len) +{ + /* Assuming EdgeLock Enclave has access to all the memory regions */ + int ret = 0; + + if (ret) { + dev_err(dev_ctx->priv->dev, + "%s: Fail find memreg\n", dev_ctx->miscdev.name); + goto exit; + } + + if (ret) { + dev_err(dev_ctx->priv->dev, + "%s: Fail set permission for resource\n", + dev_ctx->miscdev.name); + goto exit; + } + +exit: + return ret; +} + +static int se_ioctl_get_mu_info(struct se_if_device_ctx *dev_ctx, + u64 arg) +{ + struct se_if_priv *priv = dev_get_drvdata(dev_ctx->dev); + struct imx_se_node_info *if_node_info; + struct se_ioctl_get_if_info info; + int err = 0; + + if_node_info = (struct imx_se_node_info *)priv->info; + + info.se_if_id = if_node_info->se_if_id; + info.interrupt_idx = 0; + info.tz = 0; + info.did = if_node_info->se_if_did; + info.cmd_tag = if_node_info->cmd_tag; + info.rsp_tag = if_node_info->rsp_tag; + info.success_tag = if_node_info->success_tag; + info.base_api_ver = if_node_info->base_api_ver; + info.fw_api_ver = if_node_info->fw_api_ver; + + dev_dbg(priv->dev, + "%s: info [se_if_id: %d, irq_idx: %d, tz: 0x%x, did: 0x%x]\n", + dev_ctx->miscdev.name, + info.se_if_id, info.interrupt_idx, info.tz, info.did); + + if (copy_to_user((u8 *)arg, &info, sizeof(info))) { + dev_err(dev_ctx->priv->dev, + "%s: Failed to copy mu info to user\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + +exit: + return err; +} + +/* + * Copy a buffer of data to/from the user and return the address to use in + * messages + */ +static int se_ioctl_setup_iobuf_handler(struct se_if_device_ctx *dev_ctx, + u64 arg) +{ + struct se_ioctl_setup_iobuf io = {0}; + struct se_shared_mem *shared_mem; + struct se_buf_desc *b_desc; + int err = 0; + u32 pos; + + if (copy_from_user(&io, (u8 *)arg, sizeof(io))) { + dev_err(dev_ctx->priv->dev, + "%s: Failed copy iobuf config from user\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + + dev_dbg(dev_ctx->priv->dev, + "%s: io [buf: %p(%d) flag: %x]\n", + dev_ctx->miscdev.name, + io.user_buf, io.length, io.flags); + + if (io.length == 0 || !io.user_buf) { + /* + * Accept NULL pointers since some buffers are optional + * in FW commands. In this case we should return 0 as + * pointer to be embedded into the message. + * Skip all data copy part of code below. + */ + io.ele_addr = 0; + goto copy; + } + + /* Select the shared memory to be used for this buffer. */ + if (io.flags & SE_MU_IO_FLAGS_USE_SEC_MEM) { + /* App requires to use secure memory for this buffer.*/ + dev_err(dev_ctx->priv->dev, + "%s: Failed allocate SEC MEM memory\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } else { + /* No specific requirement for this buffer. */ + shared_mem = &dev_ctx->non_secure_mem; + } + + /* Check there is enough space in the shared memory. */ + if (shared_mem->size < shared_mem->pos + || io.length >= shared_mem->size - shared_mem->pos) { + dev_err(dev_ctx->priv->dev, + "%s: Not enough space in shared memory\n", + dev_ctx->miscdev.name); + err = -ENOMEM; + goto exit; + } + + /* Allocate space in shared memory. 8 bytes aligned. */ + pos = shared_mem->pos; + shared_mem->pos += round_up(io.length, 8u); + io.ele_addr = (u64)shared_mem->dma_addr + pos; + + if ((io.flags & SE_MU_IO_FLAGS_USE_SEC_MEM) && + !(io.flags & SE_MU_IO_FLAGS_USE_SHORT_ADDR)) { + /*Add base address to get full address.*/ + dev_err(dev_ctx->priv->dev, + "%s: Failed allocate SEC MEM memory\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + + memset(shared_mem->ptr + pos, 0, io.length); + if ((io.flags & SE_IO_BUF_FLAGS_IS_INPUT) || + (io.flags & SE_IO_BUF_FLAGS_IS_IN_OUT)) { + /* + * buffer is input: + * copy data from user space to this allocated buffer. + */ + if (copy_from_user(shared_mem->ptr + pos, io.user_buf, + io.length)) { + dev_err(dev_ctx->priv->dev, + "%s: Failed copy data to shared memory\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + } + + b_desc = kzalloc(sizeof(*b_desc), GFP_KERNEL); + if (!b_desc) { + err = -ENOMEM; + goto exit; + } + +copy: + /* Provide the EdgeLock Enclave address to user space only if success.*/ + if (copy_to_user((u8 *)arg, &io, sizeof(io))) { + dev_err(dev_ctx->priv->dev, + "%s: Failed to copy iobuff setup to user\n", + dev_ctx->miscdev.name); + kfree(b_desc); + err = -EFAULT; + goto exit; + } + + if (b_desc) { + b_desc->shared_buf_ptr = shared_mem->ptr + pos; + b_desc->usr_buf_ptr = io.user_buf; + b_desc->size = io.length; + + if (io.flags & SE_IO_BUF_FLAGS_IS_INPUT) { + /* + * buffer is input: + * add an entry in the "pending input buffers" list so + * that copied data can be cleaned from shared memory + * later. + */ + list_add_tail(&b_desc->link, &dev_ctx->pending_in); + } else { + /* + * buffer is output: + * add an entry in the "pending out buffers" list so data + * can be copied to user space when receiving Secure-Enclave + * response. + */ + list_add_tail(&b_desc->link, &dev_ctx->pending_out); + } + } + +exit: + return err; +} + +/* IOCTL to provide SoC information */ +static int se_ioctl_get_soc_info_handler(struct se_if_device_ctx *dev_ctx, + u64 arg) +{ + struct imx_se_node_info_list *info_list; + struct se_ioctl_get_soc_info soc_info; + int err = -EINVAL; + + info_list = (struct imx_se_node_info_list *) + device_get_match_data(dev_ctx->priv->dev->parent); + if (!info_list) + goto exit; + + soc_info.soc_id = info_list->soc_id; + soc_info.soc_rev = info_list->soc_rev; + + err = (int)copy_to_user((u8 *)arg, (u8 *)(&soc_info), sizeof(soc_info)); + if (err) { + dev_err(dev_ctx->priv->dev, + "%s: Failed to copy soc info to user\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + +exit: + return err; +} + +/* Open a character device. */ +static int se_if_fops_open(struct inode *nd, struct file *fp) +{ + struct se_if_device_ctx *dev_ctx = container_of(fp->private_data, + struct se_if_device_ctx, + miscdev); + int err; + + /* Avoid race if opened at the same time */ + if (down_trylock(&dev_ctx->fops_lock)) + return -EBUSY; + + /* Authorize only 1 instance. */ + if (dev_ctx->status != MU_FREE) { + err = -EBUSY; + goto exit; + } + + /* + * Allocate some memory for data exchanges with S40x. + * This will be used for data not requiring secure memory. + */ + dev_ctx->non_secure_mem.ptr = dmam_alloc_coherent(dev_ctx->dev, + MAX_DATA_SIZE_PER_USER, + &dev_ctx->non_secure_mem.dma_addr, + GFP_KERNEL); + if (!dev_ctx->non_secure_mem.ptr) { + err = -ENOMEM; + goto exit; + } + + err = se_if_setup_se_mem_access(dev_ctx, + dev_ctx->non_secure_mem.dma_addr, + MAX_DATA_SIZE_PER_USER); + if (err) { + err = -EPERM; + dev_err(dev_ctx->priv->dev, + "%s: Failed to share access to shared memory\n", + dev_ctx->miscdev.name); + goto free_coherent; + } + + dev_ctx->non_secure_mem.size = MAX_DATA_SIZE_PER_USER; + dev_ctx->non_secure_mem.pos = 0; + dev_ctx->status = MU_OPENED; + + dev_ctx->pending_hdr = 0; + + goto exit; + +free_coherent: + dmam_free_coherent(dev_ctx->priv->dev, MAX_DATA_SIZE_PER_USER, + dev_ctx->non_secure_mem.ptr, + dev_ctx->non_secure_mem.dma_addr); + +exit: + up(&dev_ctx->fops_lock); + return err; +} + +/* Close a character device. */ +static int se_if_fops_close(struct inode *nd, struct file *fp) +{ + struct se_if_device_ctx *dev_ctx = container_of(fp->private_data, + struct se_if_device_ctx, + miscdev); + struct se_if_priv *priv = dev_ctx->priv; + struct se_buf_desc *b_desc; + + /* Avoid race if closed at the same time */ + if (down_trylock(&dev_ctx->fops_lock)) + return -EBUSY; + + /* The device context has not been opened */ + if (dev_ctx->status != MU_OPENED) + goto exit; + + /* check if this device was registered as command receiver. */ + if (priv->cmd_receiver_dev == dev_ctx) + priv->cmd_receiver_dev = NULL; + + /* check if this device was registered as waiting response. */ + if (priv->waiting_rsp_dev == dev_ctx) { + priv->waiting_rsp_dev = NULL; + mutex_unlock(&priv->se_if_cmd_lock); + } + + /* Unmap secure memory shared buffer. */ + if (dev_ctx->secure_mem.ptr) + devm_iounmap(dev_ctx->dev, dev_ctx->secure_mem.ptr); + + dev_ctx->secure_mem.ptr = NULL; + dev_ctx->secure_mem.dma_addr = 0; + dev_ctx->secure_mem.size = 0; + dev_ctx->secure_mem.pos = 0; + + /* Free non-secure shared buffer. */ + dmam_free_coherent(dev_ctx->priv->dev, MAX_DATA_SIZE_PER_USER, + dev_ctx->non_secure_mem.ptr, + dev_ctx->non_secure_mem.dma_addr); + + dev_ctx->non_secure_mem.ptr = NULL; + dev_ctx->non_secure_mem.dma_addr = 0; + dev_ctx->non_secure_mem.size = 0; + dev_ctx->non_secure_mem.pos = 0; + + while (!list_empty(&dev_ctx->pending_in) || + !list_empty(&dev_ctx->pending_out)) { + if (!list_empty(&dev_ctx->pending_in)) + b_desc = list_first_entry_or_null(&dev_ctx->pending_in, + struct se_buf_desc, + link); + else + b_desc = list_first_entry_or_null(&dev_ctx->pending_out, + struct se_buf_desc, + link); + + if (!b_desc) + continue; + + if (b_desc->shared_buf_ptr) + memset(b_desc->shared_buf_ptr, 0, b_desc->size); + + __list_del_entry(&b_desc->link); + devm_kfree(dev_ctx->dev, b_desc); + } + + dev_ctx->status = MU_FREE; + +exit: + up(&dev_ctx->fops_lock); + return 0; +} + +/* IOCTL entry point of a character device */ +static long se_ioctl(struct file *fp, unsigned int cmd, unsigned long arg) +//static long se_ioctl(struct file *fp, u32 cmd, u64 arg) +{ + struct se_if_device_ctx *dev_ctx = container_of(fp->private_data, + struct se_if_device_ctx, + miscdev); + struct se_if_priv *se_if_priv = dev_ctx->priv; + int err = -EINVAL; + + /* Prevent race during change of device context */ + if (down_interruptible(&dev_ctx->fops_lock)) + return -EBUSY; + + switch (cmd) { + case SE_IOCTL_ENABLE_CMD_RCV: + if (!se_if_priv->cmd_receiver_dev) { + se_if_priv->cmd_receiver_dev = dev_ctx; + err = 0; + } + break; + case SE_IOCTL_GET_MU_INFO: + err = se_ioctl_get_mu_info(dev_ctx, arg); + break; + case SE_IOCTL_SETUP_IOBUF: + err = se_ioctl_setup_iobuf_handler(dev_ctx, arg); + break; + case SE_IOCTL_GET_SOC_INFO: + err = se_ioctl_get_soc_info_handler(dev_ctx, arg); + break; + + default: + err = -EINVAL; + dev_dbg(se_if_priv->dev, + "%s: IOCTL %.8x not supported\n", + dev_ctx->miscdev.name, + cmd); + } + + up(&dev_ctx->fops_lock); + return (long)err; +} + +/* Char driver setup */ +static const struct file_operations se_if_fops = { + .open = se_if_fops_open, + .owner = THIS_MODULE, + .release = se_if_fops_close, + .unlocked_ioctl = se_ioctl, + .read = se_if_fops_read, + .write = se_if_fops_write, +}; + +/* interface for managed res to free a mailbox channel */ +static void if_mbox_free_channel(void *mbox_chan) +{ + mbox_free_channel(mbox_chan); +} + +/* interface for managed res to unregister a character device */ +static void if_misc_deregister(void *miscdevice) +{ + misc_deregister(miscdevice); +} + +static int se_if_request_channel(struct device *dev, + struct mbox_chan **chan, + struct mbox_client *cl, + const u8 *name) +{ + struct mbox_chan *t_chan; + int ret = 0; + + t_chan = mbox_request_channel_byname(cl, name); + if (IS_ERR(t_chan)) { + ret = PTR_ERR(t_chan); + if (ret != -EPROBE_DEFER) + dev_err(dev, + "Failed to request chan %s ret %d\n", name, + ret); + goto exit; + } + + ret = devm_add_action(dev, if_mbox_free_channel, t_chan); + if (ret) { + dev_err(dev, "failed to add devm removal of mbox %s\n", name); + goto exit; + } + + *chan = t_chan; + +exit: + return ret; +} + +static int se_probe_if_cleanup(struct platform_device *pdev) +{ + struct device *dev = &pdev->dev; + struct se_if_priv *priv; + int ret = 0; + int i; + + priv = dev_get_drvdata(dev); + if (!priv) { + ret = 0; + dev_dbg(dev, "SE-MU Priv data is NULL;"); + return ret; + } + + if (priv->tx_chan) + mbox_free_channel(priv->tx_chan); + if (priv->rx_chan) + mbox_free_channel(priv->rx_chan); + + /* free the buffer in se remove, previously allocated + * in se probe to store encrypted IMEM + */ + if (priv->imem.buf) { + dmam_free_coherent(dev, + ELE_IMEM_SIZE, + priv->imem.buf, + priv->imem.phyaddr); + priv->imem.buf = NULL; + } + + if (priv->ctxs) { + for (i = 0; i < priv->max_dev_ctx; i++) { + if (priv->ctxs[i]) { + devm_remove_action(dev, + if_misc_deregister, + &priv->ctxs[i]->miscdev); + misc_deregister(&priv->ctxs[i]->miscdev); + devm_kfree(dev, priv->ctxs[i]); + } + } + devm_kfree(dev, priv->ctxs); + } + + if (priv->flags & RESERVED_DMA_POOL) { + of_reserved_mem_device_release(dev); + priv->flags &= (~RESERVED_DMA_POOL); + } + + devm_kfree(dev, priv); + of_node_put(dev->of_node); + of_platform_device_destroy(dev, NULL); + + return ret; +} + +static int se_probe_cleanup(struct platform_device *pdev) +{ + struct device *dev = &pdev->dev; + struct device_node *if_dn; + + /* Enumerate se-interface device nodes. */ + for_each_child_of_node(dev->of_node, if_dn) { + struct platform_device *if_pdev + = of_find_device_by_node(if_dn); + if (se_probe_if_cleanup(if_pdev)) + dev_err(dev, + "Failed to clean-up child node probe.\n"); + } + + return 0; +} + +static int init_device_context(struct device *dev) +{ + const struct imx_se_node_info *info; + struct se_if_device_ctx *dev_ctx; + struct se_if_priv *priv; + u8 *devname; + int ret = 0; + int i; + + priv = dev_get_drvdata(dev); + + if (!priv) { + ret = -EINVAL; + dev_err(dev, "Invalid SE-MU Priv data"); + return ret; + } + info = priv->info; + + priv->ctxs = devm_kzalloc(dev, sizeof(dev_ctx) * priv->max_dev_ctx, + GFP_KERNEL); + + if (!priv->ctxs) { + ret = -ENOMEM; + return ret; + } + + /* Create users */ + for (i = 0; i < priv->max_dev_ctx; i++) { + dev_ctx = devm_kzalloc(dev, sizeof(*dev_ctx), GFP_KERNEL); + if (!dev_ctx) { + ret = -ENOMEM; + return ret; + } + + dev_ctx->dev = dev; + dev_ctx->status = MU_FREE; + dev_ctx->priv = priv; + + priv->ctxs[i] = dev_ctx; + + /* Default value invalid for an header. */ + init_waitqueue_head(&dev_ctx->wq); + + INIT_LIST_HEAD(&dev_ctx->pending_out); + INIT_LIST_HEAD(&dev_ctx->pending_in); + sema_init(&dev_ctx->fops_lock, 1); + + devname = devm_kasprintf(dev, GFP_KERNEL, "%s_ch%d", + info->se_name, i); + if (!devname) { + ret = -ENOMEM; + return ret; + } + + dev_ctx->miscdev.name = devname; + dev_ctx->miscdev.minor = MISC_DYNAMIC_MINOR; + dev_ctx->miscdev.fops = &se_if_fops; + dev_ctx->miscdev.parent = dev; + ret = misc_register(&dev_ctx->miscdev); + if (ret) { + dev_err(dev, "failed to register misc device %d\n", + ret); + return ret; + } + + ret = devm_add_action(dev, if_misc_deregister, + &dev_ctx->miscdev); + if (ret) { + dev_err(dev, + "failed[%d] to add action to the misc-dev\n", + ret); + return ret; + } + } + + return ret; +} + +static void se_load_firmware(const struct firmware *fw, void *context) +{ + struct se_if_priv *priv = (struct se_if_priv *) context; + const struct imx_se_node_info *info = priv->info; + const u8 *se_fw_name = info->fw_name_in_rfs; + phys_addr_t se_fw_phyaddr; + u8 *se_fw_buf; + + if (!fw) { + if (priv->fw_fail > MAX_FW_LOAD_RETRIES) + dev_dbg(priv->dev, + "External FW not found, using ROM FW.\n"); + else { + /*add a bit delay to wait for firmware priv released */ + msleep(20); + + /* Load firmware one more time if timeout */ + request_firmware_nowait(THIS_MODULE, + FW_ACTION_UEVENT, info->fw_name_in_rfs, + priv->dev, GFP_KERNEL, priv, + se_load_firmware); + priv->fw_fail++; + dev_dbg(priv->dev, "Value of retries = 0x%x.\n", + priv->fw_fail); + } + + return; + } + + /* allocate buffer to store the SE FW */ + se_fw_buf = dmam_alloc_coherent(priv->dev, fw->size, + &se_fw_phyaddr, + GFP_KERNEL); + if (!se_fw_buf) { + dev_err(priv->dev, "Failed to alloc SE fw buffer memory\n"); + goto exit; + } + + memcpy(se_fw_buf, fw->data, fw->size); + + if (ele_fw_authenticate(priv->dev, se_fw_phyaddr)) + dev_err(priv->dev, + "Failed to authenticate & load SE firmware %s.\n", + se_fw_name); + +exit: + dmam_free_coherent(priv->dev, + fw->size, + se_fw_buf, + se_fw_phyaddr); + + release_firmware(fw); +} + +static int se_if_probe(struct platform_device *pdev) +{ + struct imx_se_node_info_list *info_list; + struct device *dev = &pdev->dev; + struct imx_se_node_info *info; + struct se_if_priv *priv; + u32 idx; + int ret; + + if (of_property_read_u32(dev->of_node, "reg", &idx)) { + ret = -EINVAL; + goto exit; + } + + info_list = (struct imx_se_node_info_list *) + device_get_match_data(dev->parent); + info = get_imx_se_node_info(info_list, idx); + + priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); + if (!priv) { + ret = -ENOMEM; + goto exit; + } + + dev_set_drvdata(dev, priv); + + /* Mailbox client configuration */ + priv->se_mb_cl.dev = dev; + priv->se_mb_cl.tx_block = false; + priv->se_mb_cl.knows_txdone = true; + priv->se_mb_cl.rx_callback = se_if_rx_callback; + + ret = se_if_request_channel(dev, &priv->tx_chan, + &priv->se_mb_cl, info->mbox_tx_name); + if (ret) { + if (ret == -EPROBE_DEFER) + dev_err(dev, "Mailbox tx channel, is not ready.\n"); + else + dev_err(dev, "Failed to request tx channel\n"); + + goto exit; + } + + ret = se_if_request_channel(dev, &priv->rx_chan, + &priv->se_mb_cl, info->mbox_rx_name); + if (ret) { + if (ret == -EPROBE_DEFER) + dev_err(dev, "Mailbox rx channel, is not ready.\n"); + else + dev_dbg(dev, "Failed to request rx channel\n"); + + goto exit; + } + + priv->dev = dev; + priv->info = info; + + /* Initialize the mutex. */ + mutex_init(&priv->se_if_lock); + mutex_init(&priv->se_if_cmd_lock); + + priv->cmd_receiver_dev = NULL; + priv->waiting_rsp_dev = NULL; + priv->max_dev_ctx = info->max_dev_ctx; + priv->cmd_tag = info->cmd_tag; + priv->rsp_tag = info->rsp_tag; + priv->mem_pool_name = info->pool_name; + priv->success_tag = info->success_tag; + priv->base_api_ver = info->base_api_ver; + priv->fw_api_ver = info->fw_api_ver; + + init_completion(&priv->done); + spin_lock_init(&priv->lock); + + if (info->reserved_dma_ranges) { + ret = of_reserved_mem_device_init(dev); + if (ret) { + dev_err(dev, + "failed to init reserved memory region %d\n", + ret); + priv->flags &= (~RESERVED_DMA_POOL); + goto exit; + } + priv->flags |= RESERVED_DMA_POOL; + } + + if (info->fw_name_in_rfs) { + ret = request_firmware_nowait(THIS_MODULE, + FW_ACTION_UEVENT, + info->fw_name_in_rfs, + dev, GFP_KERNEL, priv, + se_load_firmware); + if (ret) + dev_warn(dev, "Failed to get firmware [%s].\n", + info->fw_name_in_rfs); + } + + ret = imx_fetch_soc_info(dev); + if (ret) { + dev_err(dev, + "failed[%d] to fetch SoC Info\n", ret); + goto exit; + } + + if (info->imem_mgmt) { + /* allocate buffer where SE store encrypted IMEM */ + priv->imem.buf = dmam_alloc_coherent(dev, ELE_IMEM_SIZE, + &priv->imem.phyaddr, + GFP_KERNEL); + if (!priv->imem.buf) { + dev_err(dev, + "dmam-alloc-failed: To store encr-IMEM.\n"); + ret = -ENOMEM; + goto exit; + } + } + + if (info->max_dev_ctx) { + ret = init_device_context(dev); + if (ret) { + dev_err(dev, + "Failed[0x%x] to create device contexts.\n", + ret); + goto exit; + } + } + + dev_info(dev, "i.MX secure-enclave: %s interface to firmware, configured.\n", + info->se_name); + return devm_of_platform_populate(dev); + +exit: + /* if execution control reaches here, if probe fails. + * hence doing the cleanup + */ + if (se_probe_if_cleanup(pdev)) + dev_err(dev, + "Failed to clean-up the child node probe.\n"); + + return ret; +} + +static int se_probe(struct platform_device *pdev) +{ + struct device_node *enum_dev_node; + struct device *dev = &pdev->dev; + int enum_count; + int ret; + + enum_count = of_get_child_count(dev->of_node); + if (!enum_count) { + ret = -EINVAL; + dev_err(dev, "Zero Tx/Rx path MU nodes.\n"); + return ret; + } + + for_each_child_of_node(dev->of_node, enum_dev_node) { + struct platform_device *enum_plat_dev __maybe_unused; + + if (!of_device_is_available(enum_dev_node)) + continue; + + enum_plat_dev = of_platform_device_create(enum_dev_node, + NULL, + dev); + if (!enum_plat_dev) { + ret = -EINVAL; + of_node_put(enum_dev_node); + dev_err(dev, + "Failed to create enumerated platform device."); + break; + } + + ret = se_if_probe(enum_plat_dev); + } + return ret; +} + +static int se_remove(struct platform_device *pdev) +{ + if (se_probe_cleanup(pdev)) + dev_err(&pdev->dev, + "i.MX Secure Enclave is not cleanly un-probed."); + + return 0; +} + +static int se_suspend(struct device *dev) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + const struct imx_se_node_info *info + = priv->info; + + if (info && info->imem_mgmt) + priv->imem.size = se_save_imem_state(dev); + + return 0; +} + +static int se_resume(struct device *dev) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + const struct imx_se_node_info *info + = priv->info; + int i; + + for (i = 0; i < priv->max_dev_ctx; i++) + wake_up_interruptible(&priv->ctxs[i]->wq); + + if (info && info->imem_mgmt) + se_restore_imem_state(dev); + + return 0; +} + +static const struct dev_pm_ops se_pm = { + RUNTIME_PM_OPS(se_suspend, se_resume, NULL) +}; + +static struct platform_driver se_driver = { + .driver = { + .name = "fsl-se-fw", + .of_match_table = se_match, + .pm = &se_pm, + }, + .probe = se_probe, + .remove = se_remove, +}; +MODULE_DEVICE_TABLE(of, se_match); + +module_platform_driver(se_driver); + +MODULE_AUTHOR("Pankaj Gupta "); +MODULE_DESCRIPTION("iMX Secure Enclave Driver."); +MODULE_LICENSE("GPL"); diff --git a/drivers/firmware/imx/se_ctrl.h b/drivers/firmware/imx/se_ctrl.h new file mode 100644 index 000000000000..76e1ce77c52f --- /dev/null +++ b/drivers/firmware/imx/se_ctrl.h @@ -0,0 +1,151 @@ +/* SPDX-License-Identifier: GPL-2.0+ */ +/* + * Copyright 2024 NXP + */ + +#ifndef SE_MU_H +#define SE_MU_H + +#include +#include +#include + +#define MAX_FW_LOAD_RETRIES 50 + +#define MSG_TAG(x) (((x) & 0xff000000) >> 24) +#define MSG_COMMAND(x) (((x) & 0x00ff0000) >> 16) +#define MSG_SIZE(x) (((x) & 0x0000ff00) >> 8) +#define MSG_VER(x) ((x) & 0x000000ff) +#define RES_STATUS(x) ((x) & 0x000000ff) +#define MAX_DATA_SIZE_PER_USER (65 * 1024) +#define S4_DEFAULT_MUAP_INDEX (2) +#define S4_MUAP_DEFAULT_MAX_USERS (4) +#define MESSAGING_VERSION_6 0x6 +#define MESSAGING_VERSION_7 0x7 + +#define DEFAULT_MESSAGING_TAG_COMMAND (0x17u) +#define DEFAULT_MESSAGING_TAG_RESPONSE (0xe1u) + +#define SE_MU_IO_FLAGS_USE_SEC_MEM (0x02u) +#define SE_MU_IO_FLAGS_USE_SHORT_ADDR (0x04u) + +struct se_imem_buf { + u8 *buf; + phys_addr_t phyaddr; + u32 size; +}; + +struct se_buf_desc { + u8 *shared_buf_ptr; + u8 *usr_buf_ptr; + u32 size; + struct list_head link; +}; + +/* Status of a char device */ +enum se_if_dev_ctx_status_t { + MU_FREE, + MU_OPENED +}; + +struct se_shared_mem { + dma_addr_t dma_addr; + u32 size; + u32 pos; + u8 *ptr; +}; + +/* Private struct for each char device instance. */ +struct se_if_device_ctx { + struct device *dev; + struct se_if_priv *priv; + struct miscdevice miscdev; + + enum se_if_dev_ctx_status_t status; + wait_queue_head_t wq; + struct semaphore fops_lock; + + u32 pending_hdr; + struct list_head pending_in; + struct list_head pending_out; + + struct se_shared_mem secure_mem; + struct se_shared_mem non_secure_mem; + + u32 *temp_resp; + u32 temp_resp_size; + struct notifier_block se_notify; +}; + +/* Header of the messages exchange with the EdgeLock Enclave */ +struct se_msg_hdr { + u8 ver; + u8 size; + u8 command; + u8 tag; +} __packed; + +#define SE_MU_HDR_SZ 4 +#define TAG_OFFSET (SE_MU_HDR_SZ - 1) +#define CMD_OFFSET (SE_MU_HDR_SZ - 2) +#define SZ_OFFSET (SE_MU_HDR_SZ - 3) +#define VER_OFFSET (SE_MU_HDR_SZ - 4) + +struct se_api_msg { + u32 header; /* u8 Tag; u8 Command; u8 Size; u8 Ver; */ + u32 *data; +}; + +struct se_if_priv { + struct se_if_device_ctx *cmd_receiver_dev; + struct se_if_device_ctx *waiting_rsp_dev; + bool no_dev_ctx_used; + /* + * prevent parallel access to the se interface registers + * e.g. a user trying to send a command while the other one is + * sending a response. + */ + struct mutex se_if_lock; + /* + * prevent a command to be sent on the se interface while another one is + * still processing. (response to a command is allowed) + */ + struct mutex se_if_cmd_lock; + struct device *dev; + u8 *mem_pool_name; + u8 cmd_tag; + u8 rsp_tag; + u8 success_tag; + u8 base_api_ver; + u8 fw_api_ver; + u32 fw_fail; + const void *info; + + struct mbox_client se_mb_cl; + struct mbox_chan *tx_chan, *rx_chan; + struct se_api_msg *rx_msg; + struct completion done; + spinlock_t lock; + /* + * Flag to retain the state of initialization done at + * the time of se-mu probe. + */ + uint32_t flags; + u8 max_dev_ctx; + struct se_if_device_ctx **ctxs; + struct se_imem_buf imem; +}; + +void *get_phy_buf_mem_pool(struct device *dev, + u8 *mem_pool_name, + dma_addr_t *buf, + u32 size); +phys_addr_t get_phy_buf_mem_pool1(struct device *dev, + u8 *mem_pool_name, + u32 **buf, + u32 size); +void free_phybuf_mem_pool(struct device *dev, + u8 *mem_pool_name, + u32 *buf, + u32 size); +#endif diff --git a/include/linux/firmware/imx/se_api.h b/include/linux/firmware/imx/se_api.h new file mode 100644 index 000000000000..c47f84906837 --- /dev/null +++ b/include/linux/firmware/imx/se_api.h @@ -0,0 +1,14 @@ +/* SPDX-License-Identifier: GPL-2.0+ */ +/* + * Copyright 2024 NXP + */ + +#ifndef __SE_API_H__ +#define __SE_API_H__ + +#include + +#define SOC_ID_OF_IMX8ULP 0x084D +#define SOC_ID_OF_IMX93 0x9300 + +#endif /* __SE_API_H__ */ diff --git a/include/uapi/linux/se_ioctl.h b/include/uapi/linux/se_ioctl.h new file mode 100644 index 000000000000..f68a36e9da2c --- /dev/null +++ b/include/uapi/linux/se_ioctl.h @@ -0,0 +1,88 @@ +/* SPDX-License-Identifier: (GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause*/ +/* + * Copyright 2024 NXP + */ + +#ifndef SE_IOCTL_H +#define SE_IOCTL_H + +/* IOCTL definitions. */ + +struct se_ioctl_setup_iobuf { + u8 *user_buf; + u32 length; + u32 flags; + u64 ele_addr; +}; + +struct se_ioctl_shared_mem_cfg { + u32 base_offset; + u32 size; +}; + +struct se_ioctl_get_if_info { + u8 se_if_id; + u8 interrupt_idx; + u8 tz; + u8 did; + u8 cmd_tag; + u8 rsp_tag; + u8 success_tag; + u8 base_api_ver; + u8 fw_api_ver; +}; + +struct se_ioctl_signed_message { + u8 *message; + u32 msg_size; + u32 error_code; +}; + +struct se_ioctl_get_soc_info { + u16 soc_id; + u16 soc_rev; +}; + +/* IO Buffer Flags */ +#define SE_IO_BUF_FLAGS_IS_OUTPUT (0x00u) +#define SE_IO_BUF_FLAGS_IS_INPUT (0x01u) +#define SE_IO_BUF_FLAGS_USE_SEC_MEM (0x02u) +#define SE_IO_BUF_FLAGS_USE_SHORT_ADDR (0x04u) +#define SE_IO_BUF_FLAGS_IS_IN_OUT (0x10u) + +/* IOCTLS */ +#define SE_IOCTL 0x0A /* like MISC_MAJOR. */ + +/* + * ioctl to designated the current fd as logical-reciever. + * This is ioctl is send when the nvm-daemon, a slave to the + * firmware is started by the user. + */ +#define SE_IOCTL_ENABLE_CMD_RCV _IO(SE_IOCTL, 0x01) + +/* + * ioctl to get the buffer allocated from the memory, which is shared + * between kernel and FW. + * Post allocation, the kernel tagged the allocated memory with: + * Output + * Input + * Input-Output + * Short address + * Secure-memory + */ +#define SE_IOCTL_SETUP_IOBUF _IOWR(SE_IOCTL, 0x03, \ + struct se_ioctl_setup_iobuf) + +/* + * ioctl to get the mu information, that is used to exchange message + * with FW, from user-spaced. + */ +#define SE_IOCTL_GET_MU_INFO _IOR(SE_IOCTL, 0x04, \ + struct se_ioctl_get_if_info) +/* + * ioctl to get SoC Info from user-space. + */ +#define SE_IOCTL_GET_SOC_INFO _IOR(SE_IOCTL, 0x06, \ + struct se_ioctl_get_soc_info) + +#endif