From patchwork Mon Jun 17 07:29:39 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Pankaj Gupta X-Patchwork-Id: 13700277 Received: from EUR05-VI1-obe.outbound.protection.outlook.com (mail-vi1eur05on2066.outbound.protection.outlook.com [40.107.21.66]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 773F518FDA3 for ; Mon, 17 Jun 2024 07:32:56 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.21.66 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718609578; cv=fail; b=igCFqW7AXjouP7lTAG1bdF0sHEJgCJbGh7G0AzGd7OYEyszC4bc4y5j/cDciQ0Rrz8UuSz9+bPxCDzi1SyPhCZEFwjaEqGTqlzOkXgWInhbeYR5fBXQwQyzTKl+MpNys5OhdH+EKIj1rsX8WGVn6p8OnIhzsjUG8vv9MaNAPRkQ= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718609578; c=relaxed/simple; bh=EUeRLH1u3HnFhFGQ8WFYu1U3Bzgyf144085PpyjlZlA=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=tKOgSblLnunp09h2XKlJ7f39Ys1j42nhLmiyRGJ8cfkZLa4hVnLojxfmjvN89XS/o9maRO07jCcEyIrN6pUL4jYKTxQYZYyqThqeL46TRFA6c0g5tu+EhrDc5ZPQwxPg6b/l3XTH3828SaNr0eiuvmf4MNjEOuh8mEITP7AzOEw= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b=XiPztCWv; arc=fail smtp.client-ip=40.107.21.66 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b="XiPztCWv" ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=FCJ2KIqkBAvedxMRjcujt/4sN0Hul1YimdaRjv7tE8ORQJnMV2ZCA+/mTJVvZT0sBAZl+W42KU9Kxwic2n3sLAhrOnc5Wvvnyp33ZQuzMFZSQ3bjN9LyCGNwk2bo9Qw9YGe00pRaUTxu0Lip2ICIvqxTwS7GscvvnokWD+cLmV4GwV1XwqquFlYj69LErKGA1p4UfSqZaDD5Qd3zdbezuVzgnqL3l40U2CLbric3DoJHpkaX3BQQyyBZfiYauCe2/pIoakQ56X3aAk8BQtdlg6XlOn9Zn3aG259E01ISPCFHPRbfeT6I+Fm0qeizvI2b9+Lpf1XjGCG2EAFnyhYezQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=wUUkBLMg0O8LrsxQpmu3PouhOIOH0gJxqVubz2X/YPI=; b=nyTzhWEeoa719S0KbARwsxwz2nVAA/4h5CP/yyUG113fOEYyKCqspsboXhmeAKkxLzsDthivyipWgRZUPN1wHLI+qHYUjI9kHDHAqvUui4IzDSCFK/QhcR4JdCwMwi069LkeBNScJjpxFebdQ15aOumbIMptLRwjzM9lk6LztTWJLgQX8zR2+mqR+LQ7AnDAJyQ8jguN380YU0wRHF8dj12jm/CfHJvQsEB8D5rfuDlMprQMtzXiFgyYQSONavCB48c6Lx465nmShI66XjCk24lX2OLjCjVTEx3+rLDeNv9IGwOHbdfJvkbnna5jiiJ9qSBTbG4833Qvok/Y6YmrVw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=wUUkBLMg0O8LrsxQpmu3PouhOIOH0gJxqVubz2X/YPI=; b=XiPztCWvpYuj69eC+Qb0fIWLn1ew5sbXvE1CbRUxgg8nP2tzXRCXZB201S4+vbXrWw4j1NIRxuIyfVqH3qafsR4qfd9reomJwytoHZF/wVSzddSstAzABaIMJHSIitKEMTP4eVV8rHj+agmyy+JWPMl9inwsOZoLyZEfF+z3mSw= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) by PA4PR04MB7982.eurprd04.prod.outlook.com (2603:10a6:102:c4::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7677.30; Mon, 17 Jun 2024 07:32:53 +0000 Received: from AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827]) by AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827%3]) with mapi id 15.20.7677.030; Mon, 17 Jun 2024 07:32:53 +0000 From: Pankaj Gupta Date: Mon, 17 Jun 2024 12:59:39 +0530 Subject: [PATCH v3 1/5] Documentation/firmware: add imx/se to other_interfaces Message-Id: <20240617-imx-se-if-v3-1-a7d28dea5c4a@nxp.com> References: <20240617-imx-se-if-v3-0-a7d28dea5c4a@nxp.com> In-Reply-To: <20240617-imx-se-if-v3-0-a7d28dea5c4a@nxp.com> To: Jonathan Corbet , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , Pankaj Gupta , Rob Herring , Krzysztof Kozlowski Cc: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org X-Mailer: b4 0.13.0 X-Developer-Signature: v=1; a=ed25519-sha256; t=1718609402; l=6534; i=pankaj.gupta@nxp.com; s=20240523; h=from:subject:message-id; bh=EUeRLH1u3HnFhFGQ8WFYu1U3Bzgyf144085PpyjlZlA=; b=5N946jyoYyIH+1rE0s8cEU281jVSBh/5qwW/oTXVP5LKHeCgTUWSgMoJwPWLuXmbNwts5WiMq xrHees0xJ9wAqQ85XpulXdeZHfiV+y6DlA7drrjxSPpwPdGQkEeNoe2 X-Developer-Key: i=pankaj.gupta@nxp.com; a=ed25519; pk=OA0pBQoupy5lV0XfKzD8B0OOBVB6tpAoIf+0x1bYGRg= X-ClientProxiedBy: SI1PR02CA0036.apcprd02.prod.outlook.com (2603:1096:4:1f6::20) To AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) Precedence: bulk X-Mailing-List: imx@lists.linux.dev List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AM9PR04MB8604:EE_|PA4PR04MB7982:EE_ X-MS-Office365-Filtering-Correlation-Id: 7ce71f75-8013-4d15-f011-08dc8e9fb2ba X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230037|376011|7416011|1800799021|366013|52116011|38350700011|921017; X-Microsoft-Antispam-Message-Info: =?utf-8?q?RjZDuVc8ARC4HSFdeCtuhuBCgPu74jn?= =?utf-8?q?WpOoUx1UFSVoM/n0mDU0DU0rOHsdxBw9wZLK8GGSGktMGp/XXgCUliCLT+N2giqFN?= =?utf-8?q?zDDUhHeBDphs9W7LrYOPPoS31a9aKSZjBes6sRdK+NDLUugUYf72axxmAU6SIGYUZ?= =?utf-8?q?FPtRv5yrcXcijLFitYeuqKBtvGIO50VJG3GEpNz/GnObUFbB9H5fxKVMze8YYmaOh?= =?utf-8?q?affShhJr2HqfDHvPJBS49C7rbZC1LyNmPqtaO0RoSEnctmjFzSojHRAifIlV7VAZf?= =?utf-8?q?Xc6U7QkVQVJe/PlMX9JXf8WR4ZHVvi8+0abgNtlpozh2xM+gwiNdYonym/BuHPguy?= =?utf-8?q?nCGpIX7k84tGfkAjlu2D6M3X/TqxYMPv2CmKT9wyiDRtSKJssIxbsZQtaL3S52TWx?= =?utf-8?q?4hSdGndp+8ycWnkeBOwcFEepJSeRNS/oJIfJh6+NwsBMOXrZQdX2t+HDJf4wvGuR7?= =?utf-8?q?KACiiN3/kW54Ckk45awD9D6Q6epS5G0LdT16vQT59yc+ixCM2iJoC10XNo2Pkm/x5?= =?utf-8?q?dUGWK6tvLmtthC/SUxwyr840kjkyNB8PyDrp0j+fgigLh17v0ahacjrhX4qmlquM5?= =?utf-8?q?aKwLkti+K+VmvZDdU0yxX8TPu1VzsWfW2oJsZZMxP5Pwb83CEN2fWuKbKHaVmAKbV?= =?utf-8?q?o364ss3b4GyXrBJiPc0sc7KC13scHnfHxQgzLMyg7m6Z7PoN3tjs3Hapyq3u1d3H2?= =?utf-8?q?V3NgFZRHffF/B1mbL9TGb7UCLb+LV6L0JgZWBwsrMZRHYuw9VqmEHFbGeKph3Uwn4?= =?utf-8?q?l/uGa1tNu35rjvNzXRIZzu+S9kwZfgM/+lpo1l3Uww0ZsS3oGCsDCEsaI/uhStBpp?= =?utf-8?q?4gtzVI8XWDnE9tacU18ZG/LQQNEjDAs1pr/iy1cGj+hyup3Fp2ZNQtQ7hmOCO+zoP?= =?utf-8?q?rLzF8i9+xidADkePL3gALGVQ2D8+Vx0eFXXm2UKHvlmLwQ6F3l9ycFmz6yWxDmh5x?= =?utf-8?q?6r4+h4p4dw3IH2HPkF9QOV4rqPU61dBVSGdNrJ0GzoHr6NW6MXQTrB9fSRwfvuIns?= =?utf-8?q?fbymniY7ZUQ+JmRqL9Il7kXmdQywJkXTiyUO7RWG4cNYJVZrsuHx6w05MtBoVhXH5?= =?utf-8?q?QDrw6qHqcJ8IOw4PD15gXaeLi/8K4MxnTJYeYgSWQft4zc+87mt7K6+QP0+Up6ZNt?= =?utf-8?q?/rBqyQdu3z+D61qEscX8gjn66iniPk3vqQtL+yF8Lz/iKWDMmbmo2TLRhBoxo5A9C?= =?utf-8?q?6xe9SdTyhqe9AizbsUciXXsxhtHbt5m0vFF/gKAHskX5CJuCX+Bdrqiyt05WvB2hv?= =?utf-8?q?rpsM86VAmIGG0BUWGqC6rUQJP39Jm8zckmptaeatyQrw+v+9d6+H9Tczc2p/5IkL8?= =?utf-8?q?DD/1E9RKIYU4?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AM9PR04MB8604.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230037)(376011)(7416011)(1800799021)(366013)(52116011)(38350700011)(921017);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?7Lt0F+NQTypYctv+cEkjnHjKvJTz?= =?utf-8?q?O6vSjuwmvY0OTbnAFifdNayJzqE6Fsjlh+HAkCTaNfInGcXUKjg0MOzVLDOT/igmr?= =?utf-8?q?AGLg+rmMDiTFVdohNlIiW8MM8j91bryMWVFeFFYshV+bSJtNdWzUtAVJV9yplEOMS?= =?utf-8?q?NQYXelA8l/WX+i779bcZt6DQ6EcRVZ1cBzByMyj24a2a11vakzkowJ83gR8AGHxPi?= =?utf-8?q?0PvQukK0cf9tUBaqtCmNgl05YlcdmtzgD/ZalKlj1zO38s9RnQxo4Xg/5Xt4u0QPY?= =?utf-8?q?LVkZKgtjB4unz9wvdppoRlM3WKuNO91wYSXBiEh6i/Vc1dmDYPTDwZgrPUTVSCooQ?= =?utf-8?q?WfCivZ1PPrwzG1Q5eHNJdoLwCbGrUOOiepiPIyorJRwM8ceYykmB/vh5ZBNGQLIZ5?= =?utf-8?q?eTApqUehsHbsnO0AhJof3JP1AmHyUYoYFjjQfGnAtFe+fBorQUOA6Lqy6M24MXE5i?= =?utf-8?q?qPffVCDs6KkrOEUM5ezLMBLeoodl+fOD3aKbmhBuCOGks+ePATUtAxvO042HcLkaC?= =?utf-8?q?5BdoaX5w2GP/IEaZULRyGzwmftVvo9sSfVvJECLyDPdIoYapJ4BChGoVc1dSI4UhZ?= =?utf-8?q?s4f5lzBhPtzLGrHfVJ5X7OdYewMWlRbEgw8XUD9sJZEtW8lDMiWVnTblJmZOUpzs0?= =?utf-8?q?EJcNObNr5ms17q6gr481E0hkYUKuXzQGBVojn3V12ON/MMSSi9KjBaMTgk1ezgeOK?= =?utf-8?q?ADV2il+bDHZ6+FKLGAr7EO7UkXMLHhAz8xVPAbg419rJ4hA9gtLTU6L6/Lmdiggtw?= =?utf-8?q?lXfJN72fN1yjhq2hYOTiLpLx7ZyLiFHmHk+mo7v/qhpP8EcwOKa4sDeZz1jFvcSaQ?= =?utf-8?q?D6SB6IS/djk6z0H5uWPXZG/VdDRdlrrqufF0TOCthlLFIu0LiI2gU9TMblf1K1Ql3?= =?utf-8?q?NvcMU7BdNnOGp5XQzQg+FdT0F+QC2ttjSGr1x42qKyg1Eev/fJR95QW9a/757RZZM?= =?utf-8?q?TlXTLtdWC/wLNYOSoZDygB27y79WOzMHbHkIbE1HMLG72uFSDF/tr/6RIPlxRD54I?= =?utf-8?q?QW3wKczk7ki/kcfpC56BfIiqnjaQCdjFtHu1+tQJ37jeoC91xO4xJ4VCXjLwR7qyZ?= =?utf-8?q?z4tgXkjdPUueKpWpV5xJqVfE4aC34+TOiAKJbcke/S+Ijn8JrczNcI1FRLR5OZhH7?= =?utf-8?q?/NuZFVO0S4P8Yjp49j8kqopin66hg8G5RwWnUzv8KBMrTsOsBEOFU0zkEj8+PZVpu?= =?utf-8?q?NFUkrNgvFwK4Q0CaNec71leKb/X7wo5BnSZ8aHyBfOiMzKvJPBIOdSDIr3dxQu7b9?= =?utf-8?q?1qdSJ61MY46zwVStU1e5m5ry34vHFliuBsnMPXH41Az7iqRxh/1HTBMEi0ZOtOBcO?= =?utf-8?q?NvuWzXW7EblgPMu+k4vKoHLapK0VkbOP4gR54yUs4ys+SEr8b0Fc26r8Gjh+9Se+Y?= =?utf-8?q?yWkF5kSbTjUNqAa3PXbAC7bSSgARMtCW3cfWnIG4hU2XtFeukeQj2rAB9ddZZoh4z?= =?utf-8?q?enEQswx1Xc108/LRf3XeyB60FlWPeWbh003pmx11FlLhqgtg4SgEwFdsiEgh+Dr7e?= =?utf-8?q?iol0oukuRZpl?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 7ce71f75-8013-4d15-f011-08dc8e9fb2ba X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8604.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 17 Jun 2024 07:32:53.0878 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: hc7ED1EA5US1TfDwGP1lnMY1FwoKnFKhhiMODK9sZhW23MgBglhjWD4UyY2kY9uYe90+ZrXLO26ScLktjJQchQ== X-MS-Exchange-Transport-CrossTenantHeadersStamped: PA4PR04MB7982 Documents i.MX SoC's Service layer and C_DEV driver for selected SoC(s) that contains the NXP hardware IP(s) for secure-enclaves(se) like: - NXP EdgeLock Enclave on i.MX93 & i.MX8ULP Signed-off-by: Pankaj Gupta --- .../driver-api/firmware/other_interfaces.rst | 119 +++++++++++++++++++++ 1 file changed, 119 insertions(+) diff --git a/Documentation/driver-api/firmware/other_interfaces.rst b/Documentation/driver-api/firmware/other_interfaces.rst index 06ac89adaafb..65e69396e22a 100644 --- a/Documentation/driver-api/firmware/other_interfaces.rst +++ b/Documentation/driver-api/firmware/other_interfaces.rst @@ -49,3 +49,122 @@ of the requests on to a secure monitor (EL3). .. kernel-doc:: drivers/firmware/stratix10-svc.c :export: + +NXP Secure Enclave Firmware Interface +===================================== + +Introduction +------------ +The NXP's i.MX HW IP like EdgeLock-Enclave, V2X etc., creates an embedded secure +enclave within the SoC boundary to enable features like + - Hardware Security Module (HSM) + - Security Hardware Extension (SHE) + - Vehicular to Anything (V2X) + +Each of the above feature, is enabled through dedicated NXP H/W IP on the SoC. +On a single SoC, multiple hardware IP (or can say more than one secure enclave) +can exists. + +NXP SoCs enabled with the such secure enclaves(SEs) IPs are: +i.MX93, i.MX8ULP + +To communicate with one or more co-existing SE(s) on SoC, there is/are dedicated +messaging units(MU) per SE. Each co-existing 'se' can have one or multiple exclusive +MU(s), dedicated to itself. None of the MU is shared between two SEs. +Communication of the MU is realized using the Linux mailbox driver. + +NXP Secure Enclave(SE) Interface +-------------------------------- +All those SE interfaces 'se-if' that is/are dedicated to a particular SE, will be +enumerated and provisioned under the very single 'SE' node. + +Each 'se-if', comprise of twp layers: +- (C_DEV Layer) User-Space software-access interface. +- (Service Layer) OS-level software-access interface. + + +--------------------------------------------+ + | Character Device(C_DEV) | + | | + | +---------+ +---------+ +---------+ | + | | misc #1 | | misc #2 | ... | misc #n | | + | | dev | | dev | | dev | | + | +---------+ +---------+ +---------+ | + | +-------------------------+ | + | | Misc. Dev Synchr. Logic | | + | +-------------------------+ | + | | + +--------------------------------------------+ + + +--------------------------------------------+ + | Service Layer | + | | + | +-----------------------------+ | + | | Message Serialization Logic | | + | +-----------------------------+ | + | +---------------+ | + | | imx-mailbox | | + | | mailbox.c | | + | +---------------+ | + | | + +--------------------------------------------+ + +- service layer: + This layer is responsible for ensuring the communication protocol, that is defined + for communication with firmware. + + FW Communication protocol ensures two things: + - Serializing the messages to be sent over an MU. + + - FW can handle one command-message at a time. + +- c_dev: + This layer offers character device contexts, created as '/dev/_mux_chx'. + Using these multiple device contexts, that are getting multiplexed over a single MU, + user-space application(s) can call fops like write/read to send the command-message, + and read back the command-response-message to/from Firmware. + fops like read & write uses the above defined service layer API(s) to communicate with + Firmware. + + Misc-device(/dev/_mux_chn) synchronization protocol: + + Non-Secure + Secure + | + | + +---------+ +-------------+ | + | se_fw.c +<---->+imx-mailbox.c| | + | | | mailbox.c +<-->+------+ +------+ + +---+-----+ +-------------+ | MU X +<-->+ ELE | + | +------+ +------+ + +----------------+ | + | | | + v v | + logical logical | + receiver waiter | + + + | + | | | + | | | + | +----+------+ | + | | | | + | | | | + device_ctx device_ctx device_ctx | + | + User 0 User 1 User Y | + +------+ +------+ +------+ | + |misc.c| |misc.c| |misc.c| | + kernel space +------+ +------+ +------+ | + | + +------------------------------------------------------ | + | | | | + userspace /dev/ele_muXch0 | | | + /dev/ele_muXch1 | | + /dev/ele_muXchY | + | + +When a user sends a command to the firmware, it registers its device_ctx +as waiter of a response from firmware. + +Enclave's Firmware owns the storage management, over linux filesystem. +For this c_dev provisions a dedicated slave device called "receiver". + +.. kernel-doc:: drivers/firmware/imx/se_fw.c + :export: From patchwork Mon Jun 17 07:29:40 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Pankaj Gupta X-Patchwork-Id: 13700278 Received: from EUR05-VI1-obe.outbound.protection.outlook.com (mail-vi1eur05on2055.outbound.protection.outlook.com [40.107.21.55]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id EF51019006A for ; Mon, 17 Jun 2024 07:33:00 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.21.55 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718609583; cv=fail; b=b9tivIPZBx3g0lU20wP71PhDOXp1vGYo3vsvJrCM6kdrNRO3NibiPiz7DGY9CFGGnN6MBpBmpFQ3N9B+j3JnN2wkaeOLCA9Jt/N2oSsbHQOZJs7cZ4q6GzRnRzzCJm/IxQ6aso40iDcAk2EfsJdIczKqcOFNBy++LplH/VZ86gI= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718609583; c=relaxed/simple; bh=qNa2B52l6St4yutINkZkBNVmd0HXujgcJZ6+WyHd8Hg=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=q7UJ3K8ziABnIoId0986GnsxiZEmilX4F6vJ0ojzUM89b3qC1GW+si3C3QyyITcVfY6pUpUGV2FAgfYweaD+2mwcRI3q/RD7zk+O74L0a6vQfVyn+AVFzQgLW5XamKB3NSLSiWbjYJo1Zus28K84G2EHHYjI9IXk18IFq/NoF2c= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b=E9UEj0r7; arc=fail smtp.client-ip=40.107.21.55 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b="E9UEj0r7" ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=aufwyn+3Pmxn8wLCtkd93iHVNvMnSa6kYldR6lzGRctER7+NOxxUe2bwNQ3m0+rUEu3qWTRZhuB7gG6sapSBpn42hxOeBWZiRcdMM7ZQHXNLdYUZSEYFRwpOcC/9FsSZwg6FE6hEgZhPCXXh0mdsqDsSfC2RAMbbfgV0Zo/nKGQ8biBoCFSyx2KuFdtR6t4ILPj2CfgNjzWPP0JmjEC2WKYLK+PpC2LcrrgZ5CQV/jhYcoR9gpCfN6UU03HTI5HjhaSAs/FJX6sjnzlYLTnnaP3kgoGTorjPSiMsRf1dJxlYH0XL2KxU14+LkHd3ctQAePjd6NWJoyXgyMdmrlnsww== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=S/7rU3b65eGWOyoHACt+HN50Cf+PhTufCPbNLsYNqyQ=; b=QGnBlr07jWjHxLS5vUljRy6qg7zE/jkqRdnU42hEyZGL6aSvXTEf/9itUzQoAyGmn2+1j8ghFvidLjgq8e6FpiosgDbRs4FPlBoM8WW7uS3Kr1930rijNB7fIbMIOhy4uGvR3ZUe48kpmDAc/n9tNv1DqauiWCOJOcNSvJ8GJEF7xYe5ngcc7eGvv3FYP14wT6wKQFFrqtJEKDY/qo6Cae/79EQYdEzEpVehyvG4Iiy4fBwezNR1Ugp6mNKgIuEH7h4D9ke8PEBk2SDaZjGwTChNIC6/T8npwIyZCeovfotB6t+RsTfiCPBjNFzyG6QLQPXb661rV+3X6Ob5l+OLGw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=S/7rU3b65eGWOyoHACt+HN50Cf+PhTufCPbNLsYNqyQ=; b=E9UEj0r7GY01fC22bj5fbG6w+wQZnSNc8R23zZ/KngQiQD4i4lQxthmbO5zhrsbUkq3qHRS0TyYS2Hgq+SHTtdMS8Hc33rLE2GLmQeiq/O4vv/RC46hQcMMiv+xMeitDqLDbG+ErxVW+l18mYgbrBmhLhupW0pV7/hY0CXwCZg0= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) by PA4PR04MB7982.eurprd04.prod.outlook.com (2603:10a6:102:c4::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7677.30; Mon, 17 Jun 2024 07:32:58 +0000 Received: from AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827]) by AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827%3]) with mapi id 15.20.7677.030; Mon, 17 Jun 2024 07:32:58 +0000 From: Pankaj Gupta Date: Mon, 17 Jun 2024 12:59:40 +0530 Subject: [PATCH v3 2/5] dt-bindings: arm: fsl: add imx-se-fw binding doc Message-Id: <20240617-imx-se-if-v3-2-a7d28dea5c4a@nxp.com> References: <20240617-imx-se-if-v3-0-a7d28dea5c4a@nxp.com> In-Reply-To: <20240617-imx-se-if-v3-0-a7d28dea5c4a@nxp.com> To: Jonathan Corbet , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , Pankaj Gupta , Rob Herring , Krzysztof Kozlowski Cc: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org X-Mailer: b4 0.13.0 X-Developer-Signature: v=1; a=ed25519-sha256; t=1718609402; l=5282; i=pankaj.gupta@nxp.com; s=20240523; h=from:subject:message-id; bh=qNa2B52l6St4yutINkZkBNVmd0HXujgcJZ6+WyHd8Hg=; b=YWo0UvpYaqGJSaLsdWRoa40XmVt62ET2cUBvnm8cAemgJafIhbSjFg/8VfHL14NVeZmxZEJ71 O6KMx7M3XU7B8DMTedHgjUc/3+5baEA4jizCQDkt2DLAhlj9hFyFoY0 X-Developer-Key: i=pankaj.gupta@nxp.com; a=ed25519; pk=OA0pBQoupy5lV0XfKzD8B0OOBVB6tpAoIf+0x1bYGRg= X-ClientProxiedBy: SI1PR02CA0036.apcprd02.prod.outlook.com (2603:1096:4:1f6::20) To AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) Precedence: bulk X-Mailing-List: imx@lists.linux.dev List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AM9PR04MB8604:EE_|PA4PR04MB7982:EE_ X-MS-Office365-Filtering-Correlation-Id: 47ccbd48-3e38-4e62-2769-08dc8e9fb5ca X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230037|376011|7416011|1800799021|366013|52116011|38350700011|921017; X-Microsoft-Antispam-Message-Info: =?utf-8?q?S94zQPiyMNpt/keogXBS7xtwTBEoClz?= =?utf-8?q?ug0y54gZAw2Xb1Rf3WtNquMmjR1T9qQHVuDl10fef2dkUjinW+4w5KFGOdz3bEEMl?= =?utf-8?q?jBssvArhWHwp4UJqAgJzidS79eXACFPdfAIWFhkbE9mPEvbXINjjvBB7zmt34Yu7L?= =?utf-8?q?UpHeCa+veIwGjBdQqKN7HdhORGVzJtml3g9bEKv+GAcsVap7b4RZPnwfLzag9AVD9?= =?utf-8?q?estSkA2TBfBCW+gFQBwt5IH4CaOSfw8cd2v6sgbUMRVH4cJU6tTNRAfpNrXvbpIEC?= =?utf-8?q?vwtdylQoPH3KSC3zG/ki3Vn6H5hLRS1h2fPJdE8OWHf8YfhWHQbls2tS3oL1NtPHp?= =?utf-8?q?1hXj3sLCaypKSfpXkDjGn+wW+TPNnQq18V3oD3Oe5tMQuhFFAhwdMFHYAOO6qlcYu?= =?utf-8?q?rPmMhrNghdVi5n7awBMk/36sp6k6To0nrsp8ZVRe86C/tkN0ARusgCopYxmSy7RyP?= =?utf-8?q?Jx6vrW1MSsNdOyIFmrCQaJ/XvOipChLOH1cU33R29CazeNsIOHZfCkvbLJxwssB21?= =?utf-8?q?3SqcRtlHNLhTb5Ba3GMUv+Evc3724N2rYhNqHZot41qwSTpDBYf6yPjGhKfWA8Gnd?= =?utf-8?q?rhchlGeS6YvgGVvsKI3z9G3iMVrGjLGIVZ6qTzIf2eFS5WbhkzC5xinELN8/EfR6D?= =?utf-8?q?YlvK5hQJg5I93LvOIRIVkulnN81jHCd92eGuR9ounZft1VdMeJ4taY0D/cG3eJkvU?= =?utf-8?q?PiLuElb/xSoR+pcum4HgWk/sA5X41mBfrP2BasGWZeN1UsPXs79no/t2p61XE4HgP?= =?utf-8?q?Gl7oyTjcyJelr4frWKSELyHZCTrvugAqbow4b7cOoc2QWxywJ/5At0EAxaZyeaE6X?= =?utf-8?q?IVA+tZ0ohMSIai063SLj+YZOzmlqRtQXBIUeT6Dj9rOdCZaS379eqwlCq1fUZse3D?= =?utf-8?q?hKUXKaHKUBHfv72CjQsX4hr6PvVDalrXNUY7UNZmJRUDhPASj+0PoWEgYXg/1jQQa?= =?utf-8?q?Xe95b+slc89iox1BUDY3WbNpwQ5+2Xqewt1IFH/iACQ1cYvdPuCc8NyGFzfnm1XSo?= =?utf-8?q?3WrXPcnHeBZ52O7bamYg05LxT7LhxXtZW7X5Fw/dCZLgIs9ZXKg5w33yN+f3uyJXI?= =?utf-8?q?OoE4LlKU5APenGzxeO0VtEQgyGxD519IlHMFmy8la/pdS+aT2dVh2rpvkZ+jE3HpZ?= =?utf-8?q?PQpVA59eeunGQsYteaRmb6wFMAm/j4t8fjkqpM6X1os19gYqJfP8Uyu/C9Wnez38t?= =?utf-8?q?UURi57pQx/vF9TRzYOuDsdwE5ylycmVwSpCk7vQYd1h+LHFTFtcSy0KnVNSdr69X9?= =?utf-8?q?cyj8xfhicHCrOdiFoGtspbGOl8QO7b7V1Yg=3D=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AM9PR04MB8604.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230037)(376011)(7416011)(1800799021)(366013)(52116011)(38350700011)(921017);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?VIY0NFBtp4WpvJ46MKkG35gFenuK?= =?utf-8?q?a2wkq1yJQVYqHB5R3XVSDEodyhDUcYXuSaP5pQOcIVVavU+PW46yP5Ofq77rwdLHk?= =?utf-8?q?0YPF4Oe3J/NUPOWahDJRavVFQybZpMRFxA0HT08cWSFU49eYHZEz+2KRu4Xvw2cf5?= =?utf-8?q?cDdSBIQ4bRDTPbdeDpPATQp1+wt8HwythNEEmv2JY8F3d1fy7CrtPzVe1FjwnZcb0?= =?utf-8?q?MG7x9DmVL6hxUG7HbOa2w95C9NMJSNeUyEC3IJljwWfYorr6KkzTqDUgYbJ33y3qD?= =?utf-8?q?0vrhOV79liXcOd+MBsX73ic5+chLxaamYzbeIpBbwxmtYSgA8YqIDbCmMuVvZsDuz?= =?utf-8?q?mtNYI7eS6NdxPENpV0u6jJuLKTehxasq9E78pNp3u43GFUoUuhNHWDDgQhTuF964W?= =?utf-8?q?zjWG9Z45iq1wSI3pwt3qNjspw70xSJoGOWUP6tO5bSwlx0Njb9ldZnkXqo3wYKN2J?= =?utf-8?q?Zsi9wlmCMKu7yyfI73EntADqokr6T0RxynF5LZ0cLhniPXXVqWKbdYVGUhM4b9CXm?= =?utf-8?q?+51YyoZvqsuP/26RJ9KCCI8EefX/LSMZ7pEywMTdxuK5xbwh8vgrveTpcT42T4axS?= =?utf-8?q?5hIf7RjTC13R7xUwuJAytpWi2rPHqbP+BACJ7+OtfJadnFwsLlCAWLdxNVbAMs7nB?= =?utf-8?q?NBaEAoPOdDKqHFP+EpMZHowEbeoNrpZgsuYpkWke3+WwvLo9Fn7CyGB3FI4H6Hp0d?= =?utf-8?q?KYgppLFTLK0zQl1vfnCK1G+J0ySE4i+L5rAurDgsyqT8qH1K1eiViyHDLnnfzUhqG?= =?utf-8?q?mwr3zBWfWrXjPNskjleYSkTBWX5SMpUm9/PoWF0NTs9foG8xsWypMAWCgaKPCctcn?= =?utf-8?q?oa6P8x8oOYi4J8OiK/GYAOo+g9xUmrxxwuYoO/AQTyoCVzQ+5vglW7vMKylE+AClf?= =?utf-8?q?PCyW5IxvwH8rg3ZKSGbP/rE/qP+sG8lrAvGvFfpkHQ75Om/WSNKWGWPKxDCvVD9BD?= =?utf-8?q?D77c8XdwzANZPL0qITLimrT/LU7iADcdP1YzbusfKtIWNbTho+Gqxltr1lGnvYaty?= =?utf-8?q?7r12Deo7m5qTt+Ndir6lcWXvb4iLBuN8EQWLADe1tTGHiwrvt4xJpd74ZvTz9ULh2?= =?utf-8?q?epwh6xtWYQHZ47qXQpud7uESPD7B0KUbHoJBlaUCgaDjP6M58l0tsZTZ/YIkY00/v?= =?utf-8?q?ltQlVg+UlgjbwPXSTyoPfm4k266sldAK0CGivHPRaURhwfiV0TUQsyN5IydXW+I8F?= =?utf-8?q?vQLkQPXjuSLdDFJB+owQr7uRpr2HEdVmw4aQ4zREb9nG/fJ6WWE1CVVQS3hPs+T7X?= =?utf-8?q?9U935PGEjenfidYKIyMkDrivy2XOJ5dTfeHuYanygoeFVb8V8hiXwW/PV1LDUXeum?= =?utf-8?q?2YftKFn6x4wOXJBXAlx3I+z6b7unoekNN1kE4dArF7UuqpVeX8HNefhCu2rtdiZwI?= =?utf-8?q?nOIO84xmclA+SyFZ2fVtR5vQcRJto5ajJTPxXIyPfq76wUj3nwl2gxzV4ExjDGYpc?= =?utf-8?q?Imz6tpIRP4AMM07jZJ82eebXBcVxhcDARUybVZzXOfMhVy1tojgLE7MEbgp/2ojvN?= =?utf-8?q?0bWa1t9EcTf5?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 47ccbd48-3e38-4e62-2769-08dc8e9fb5ca X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8604.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 17 Jun 2024 07:32:58.1584 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: X3G1QzvVNI14uYAiHNHeKM5Wpl0jZL9pUoM/+uoOoXeXocpgigTIAD50p3rL2oplZ7PE/1lJEyAWJZu/G3Sz2A== X-MS-Exchange-Transport-CrossTenantHeadersStamped: PA4PR04MB7982 The NXP security hardware IP(s) like: i.MX EdgeLock Enclave, V2X etc., creates an embedded secure enclave within the SoC boundary to enable features like: - HSM - SHE - V2X Secure-Enclave(s) communication interface are typically via message unit, i.e., based on mailbox linux kernel driver. This driver enables communication ensuring well defined message sequence protocol between Application Core and enclave's firmware. Driver configures multiple misc-device on the MU, for multiple user-space applications, to be able to communicate over single MU. It exists on some i.MX processors. e.g. i.MX8ULP, i.MX93 etc. Signed-off-by: Pankaj Gupta --- .../devicetree/bindings/firmware/fsl,imx-se.yaml | 160 +++++++++++++++++++++ 1 file changed, 160 insertions(+) diff --git a/Documentation/devicetree/bindings/firmware/fsl,imx-se.yaml b/Documentation/devicetree/bindings/firmware/fsl,imx-se.yaml new file mode 100644 index 000000000000..60ad1c4a3dfa --- /dev/null +++ b/Documentation/devicetree/bindings/firmware/fsl,imx-se.yaml @@ -0,0 +1,160 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/firmware/fsl,imx-se.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP i.MX HW Secure Enclave(s) EdgeLock Enclave + +maintainers: + - Pankaj Gupta + +description: | + NXP's SoC may contain one or multiple embedded secure-enclave HW + IP(s) like i.MX EdgeLock Enclave, V2X etc. These NXP's HW IP(s) + enables features like + - Hardware Security Module (HSM), + - Security Hardware Extension (SHE), and + - Vehicular to Anything (V2X) + + Communication interface to the secure-enclaves is based on the + messaging unit(s). + +properties: + $nodename: + pattern: "^[0-9a-z]*-if@[0-9a-f]+$" + + compatible: + enum: + - fsl,imx8ulp-se + - fsl,imx93-se + - fsl,imx95-se + + reg: + maxItems: 1 + description: Identifier of the communication interface to secure-enclave. + + mboxes: + description: contain a list of phandles to mailboxes. + items: + - description: Specify the mailbox used to send message to se firmware + - description: Specify the mailbox used to receive message from se firmware + + mbox-names: + items: + - const: tx + - const: rx + - const: txdb + - const: rxdb + minItems: 2 + + memory-region: + description: contains a list of phandles to reserved external memory. + items: + - description: It is used by secure-enclave firmware. It is an optional + property based on compatible and identifier to communication interface. + (see bindings/reserved-memory/reserved-memory.txt) + + sram: + description: contains a list of phandles to sram. + $ref: /schemas/types.yaml#/definitions/phandle-array + items: + - description: Phandle to the device SRAM. It is an optional property + based on compatible and identifier to communication interface. + +allOf: + # memory-region + - if: + properties: + compatible: + contains: + enum: + - fsl,imx8ulp-se + - fsl,imx93-se + then: + required: + - memory-region + else: + not: + required: + - memory-region + + # sram + - if: + properties: + compatible: + contains: + enum: + - fsl,imx8ulp-se + then: + required: + - sram + else: + not: + required: + - sram + +required: + - compatible + - reg + - mboxes + - mbox-names + +additionalProperties: false + +examples: + - | + firmware { + #address-cells = <1>; + #size-cells = <0>; + ele-if@0 { + compatible = "fsl,imx8ulp-se"; + reg = <0x0>; + mboxes = <&s4muap 0 0>, <&s4muap 1 0>; + mbox-names = "tx", "rx"; + sram = <&sram0>; + memory-region = <&ele_reserved>; + }; + }; + - | + firmware { + #address-cells = <1>; + #size-cells = <0>; + ele-if@0 { + compatible = "fsl,imx93-se"; + reg = <0x0>; + mboxes = <&s4muap 0 0>, <&s4muap 1 0>; + mbox-names = "tx", "rx"; + memory-region = <&ele_reserved>; + }; + }; + - | + firmware { + #address-cells = <1>; + #size-cells = <0>; + ele-if@0 { + compatible = "fsl,imx95-se"; + reg = <0x0>; + mboxes = <&ele_mu0 0 0>, <&ele_mu0 1 0>; + mbox-names = "tx", "rx"; + }; + v2x-if@3 { + compatible = "fsl,imx95-se"; + reg = <0x3>; + mboxes = <&v2x_mu 0 0>, <&v2x_mu 1 0>; + mbox-names = "tx", "rx"; + }; + v2x-if@4 { + compatible = "fsl,imx95-se"; + reg = <0x4>; + mboxes = <&v2x_mu6 0 0>, <&v2x_mu6 1 0>; + mbox-names = "tx", "rx"; + }; + v2x-if@5 { + compatible = "fsl,imx95-se"; + reg = <0x5>; + mboxes = <&v2x_mu7 0 0>, <&v2x_mu7 1 0>; + mbox-names = "tx", "rx"; + }; + }; +... From patchwork Mon Jun 17 07:29:41 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Pankaj Gupta X-Patchwork-Id: 13700279 Received: from EUR05-VI1-obe.outbound.protection.outlook.com (mail-vi1eur05on2089.outbound.protection.outlook.com [40.107.21.89]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 34E3D190483 for ; Mon, 17 Jun 2024 07:33:05 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.21.89 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718609588; cv=fail; b=f028acth+OTH2tpiwjlTM0Q7dDlJIIWon7JepMCLMIqUm3jTThmKlb8LIspUJSUBV4Z2LZBgt+BX8GsdYeYtb7StPZLr+Ea4pVasI8P9MUUpYniC/ov4WGWG7QIvb8fvjtRxRG+luMYi6rBFd9ZXX/W8VqjbV1xWjCv1cq5qBis= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718609588; c=relaxed/simple; bh=tPlMHsyGsirGELOluQidOr10orPzhBbS21AqUGHlWS8=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=IfJR/bGwh0wYOTx7887wYXCaIseSNYouc+ftfWYArnAoG0o7nQu/y8Hlh34iTAixZta/6F8tVyE1uMSLtRTYC4yMTWirKP3Mws1RLj9Q17pg4idgpGFyAoBaAcg2aMIwoChPQ5lbiRqP7M1/A3/AaKNFOjarKVykfOdKXouQvW4= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b=IoAVlu7x; arc=fail smtp.client-ip=40.107.21.89 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b="IoAVlu7x" ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=gDNxrtFuea9TTkMlmVbWg/Ou7ILkNxJdA7hhwQ0j/DoXZ52d8jjO0X7XCGtvMLWlMJ122ie0FXLIHLwJL36vSGv36+opzWuOjuLW2OscXXzfF8wcO7rA6rKqKZOvv71wksMy+MkiZGb6/KbT6VPQpoK+T5nJmFg7pS6tbrZ5Yr5ph70V1mdegvlhP4lID6xXtRm/ZAUfOt3tpK7pnNwV+D1DArD+y1qdoKPY0Oa7nuCwHdxcd2Nl4xE2i8dfnY9jz9RE+P0dTqghhBRT38sYN2VoUy5W3c9oAbp5859nHsLqx788bl6ifr0xioFc1Bevv6wcMQtLbk1LBUNMIYCnpw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=5caOLr1i6riPrx5E9Lig+7aN7+MC3exitCHLxv2dhjA=; b=ijWeJgrg49IIn6/cN9Y5O8P8mno+hUfVtxnZtjbPf1wNJwwGZfxVPE7ffl6Hcgy7d6ShAfZ1c0sqt8O6nNn3zkuI8tJpStOxMc2m3lW2kchXywY3whR9PMF25/9lLKK7ELtoLyGBPOUoSdKuAvsKVrIH5Qn5l9G3evd8p5j/trRyy2pPjbT4AIs5/2896eU+P6phiKeNF/9VLVHH1cbAsbn7rMidgZwUlP9QzZ1zfAxf5zVX90fY+6qvlDL8Hd3J7NM5sL1WqrVHeR19M978sFb7wCV/PbjQYZmEEwi2mihIGKOgf5El4Pm5de4XQQ7Z+9AphV2bm+pR7KtUb+OPrw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=5caOLr1i6riPrx5E9Lig+7aN7+MC3exitCHLxv2dhjA=; b=IoAVlu7xZWNr01Ot4D02afGbxA/WxlQlx9Yj3LzHSfw15HJscAd8KwbJag6duKrVomyYxvhLaja3LzGvxIKwC6csGNk4LYIWwjfWGjL6zqzghJ9NMTznZNXJLDmtzOno5mIg0o6iMlzNSQaY/Mo+BGHsE3kvg9TuE52wAy3irAY= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) by PA4PR04MB7982.eurprd04.prod.outlook.com (2603:10a6:102:c4::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7677.30; Mon, 17 Jun 2024 07:33:03 +0000 Received: from AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827]) by AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827%3]) with mapi id 15.20.7677.030; Mon, 17 Jun 2024 07:33:03 +0000 From: Pankaj Gupta Date: Mon, 17 Jun 2024 12:59:41 +0530 Subject: [PATCH v3 3/5] arm64: dts: imx8ulp-evk: add nxp secure enclave firmware Message-Id: <20240617-imx-se-if-v3-3-a7d28dea5c4a@nxp.com> References: <20240617-imx-se-if-v3-0-a7d28dea5c4a@nxp.com> In-Reply-To: <20240617-imx-se-if-v3-0-a7d28dea5c4a@nxp.com> To: Jonathan Corbet , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , Pankaj Gupta , Rob Herring , Krzysztof Kozlowski Cc: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org X-Mailer: b4 0.13.0 X-Developer-Signature: v=1; a=ed25519-sha256; t=1718609402; l=2654; i=pankaj.gupta@nxp.com; s=20240523; h=from:subject:message-id; bh=tPlMHsyGsirGELOluQidOr10orPzhBbS21AqUGHlWS8=; b=0HU2jB/PU3XFNa6ajgueJBvk5tkEktfT64GhQ4EamfK6KofyUnj9GSISHzf0b3Tdr1QbBvltc UJna6dk+Md6DxOPw8t73SoC5jPrX89q9dYWis+6eKRaOJZVadf2p6Bl X-Developer-Key: i=pankaj.gupta@nxp.com; a=ed25519; pk=OA0pBQoupy5lV0XfKzD8B0OOBVB6tpAoIf+0x1bYGRg= X-ClientProxiedBy: SI1PR02CA0036.apcprd02.prod.outlook.com (2603:1096:4:1f6::20) To AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) Precedence: bulk X-Mailing-List: imx@lists.linux.dev List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AM9PR04MB8604:EE_|PA4PR04MB7982:EE_ X-MS-Office365-Filtering-Correlation-Id: dc3305f0-bf15-49ce-7541-08dc8e9fb8d1 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230037|376011|7416011|1800799021|366013|52116011|38350700011|921017; X-Microsoft-Antispam-Message-Info: =?utf-8?q?bUHid5GzFTYuktBfmI3jguZPNFIggxd?= =?utf-8?q?aoT44G2sAkTSw0nRg0DWI1F8MN2/rZPfxmIsXdjB7a4fOhPeBVBljTUkbBTNfJj9j?= =?utf-8?q?pePByX6kuWmUVRT4hCuMEFQrJfKk8VtaNRNZU3Yk0km7b6Wa4dwOMKRjoOGoV7pRg?= =?utf-8?q?07ED0kauZrzoCGV18hNRYR2opSLGXgitqtBic+tqcG9UmHoO+ujOYerQpH/Uy/QHi?= =?utf-8?q?Ill3vKrJlryTiuyWeJKoPOHKR/pNPzsRD1Ji//FU164MKgdUqfWKAd9sXm4vlggsv?= =?utf-8?q?8mv4/k9mKUngrveIDlc3/Q4zCkJUuPeG9ONdogNlOgvHyytpRyoTE9NH9wkkjMGtP?= =?utf-8?q?cOTwm0h75AGZXdLGG3o5XiazcyyPWDjvL3yr4+lEYjS7D2B+ss1cg7FMCb4hgAcRl?= =?utf-8?q?cguNNkxGDOx7uefisesTAojW3rb6cQia/KM3uC+p3XA8Sjkbal85idRbLWtf0XlIA?= =?utf-8?q?Qc6eUUCI24OOnRz/LulB+epp9t9zTHPbY9j2N671kq8GLkDK/eaJ/Du3h0o/Y6L+9?= =?utf-8?q?yA/1wU8JYc22vCLMCMicEbSkWAj+htb3Q0IvSuZKSQi0RQ0CNbVloF745m6fT7fD/?= =?utf-8?q?4eeYPBXof0HGUlTXtp3wrJOEjKRyvMnCOGhqlm1tzoBtxh5MyWJ/NfCxYX6qqP+OF?= =?utf-8?q?/HY0UxN8vvqZxaGoLnQzh/itQvYPXBat/iu93YcoJ+fCOmCL0V+TPedDWsNQZ3Qw+?= =?utf-8?q?JWOJQEE3YDsiOaOtYRsskj0DlmDMRrwFtUJV+zQ1PD5lxU8/3KQne7ooMRmwI3BlX?= =?utf-8?q?wsni/tOVnG/KpUUwUadLWodPSD1Y5ANJlTQcluC4YXgiMxKv9atEILsqzcNNv0Gd1?= =?utf-8?q?fTHVv2pf7PsTdCtpsjOvATStJlC6jPe+ouNbTvLFQGqmTwqWbpQI0PqBhtlxIODRR?= =?utf-8?q?/99Imfzf1cnmFvH/7dBSS6Ot1K/v7F56kF4Fh5MzAhuCUgpkGTg9KB08LpHcuX7GC?= =?utf-8?q?ab1KF9xUwn9T+4VLbej3unSzBf1R7W1ng2t4Lgbl38plxkTCttyTvWUher73e4NRj?= =?utf-8?q?eiv9rN+TGDIjXIwSPJY9x8bjt/9jxNFu3v37Gp7liOOjRxXgL6QBdbWew36yBksd3?= =?utf-8?q?tCxdNPbpTB7oqUB72tqtDP9whOQAvHa4T6mNwGOlwI/Cm0gnDAFWg98B9A76W8otD?= =?utf-8?q?ATjpdRKAnQ8jUNM1kxckSQf7jSGPh56Dv1oRxaNqBzPaljDdjz8KFGRiCA0vuzdta?= =?utf-8?q?eFaKEfQUWXmip5n/pQVvdAwMU3Q/eP/3WQyBTE8mCy/2SXCvXNN87zlZF8MN2Qwvv?= =?utf-8?q?1DLp+9UsFTPdCe8d+gWNAruvLjEPgrMlR8mFwX/H5rJWXkpH0XiuIxav8WVzR5O1G?= =?utf-8?q?28b5ijCwu3UO?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AM9PR04MB8604.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230037)(376011)(7416011)(1800799021)(366013)(52116011)(38350700011)(921017);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?OMIFTbOoWhbZQtwTnWyXGMbQYk4w?= =?utf-8?q?X2KwWuOL/4LvCsFzX5YMALHd9CVdY3TbgoEhqzRnqIGdFRcZGSdzIpX+VbGfx8bqy?= =?utf-8?q?C+wt77ONwT65fVfhfKPsCe+E91wiYv2SbTdrxpT75cgnovnu7VCQAXNu4XBEAU2k6?= =?utf-8?q?6v4EpFGYNkuu7AF2XAFH/tALCGYVP90B806uqXDINOyya8yfud/BZpZhHH5koOgk1?= =?utf-8?q?WhMHsgZZ5FuBgRCERl6cMbl/nmG2iEoqPk5wk74MzpRlkyQtmhVKHSGR7nf8Eyndj?= =?utf-8?q?tH6zWoGrWCC0UKB6AKS6z/5g3khzy3pwyEkk5kIIR222xY4cYcKCgaCHe5//lNU4f?= =?utf-8?q?6VEj3hwR/mSK4Q4UuYnN2tW/R24Sga8gg3Odk7qmiQdJRS/AwvJ8wv9KuBWsO0/HB?= =?utf-8?q?KGtpFHb+Mcx6JfRF0KC8EOgHzmfvo1ZBTlm2lZzFfjb8TxYQ1AlBc/t85axv7lGmL?= =?utf-8?q?3m2dtUOIsquY6kz8PCH45K+P663c/ehxh9aqJGyl1L29/NtGTgYNZq0sXs+zIQmgE?= =?utf-8?q?M9wBVuy8mPrLW/YsS+r4ZAZjuKcrlE2L4nma9WLWyXNo7whJ9io9/IKwYUT0IVqGs?= =?utf-8?q?hK5nlkrzaovrrJ5U9DSqVnL5ObCieVckB6GxAu4nhwONpoDq9RI+DJ8pCSrM8g7lw?= =?utf-8?q?KRNBgw5QXu8J2bIuxifhsZ/k/7TXeLjNNIEwPuxq9c+uFF50pILWT2ZgKvIc1Pj84?= =?utf-8?q?n02e6eYQjQMxvwtoeUG6znFsPtl7NiO8AAfUuipL+BsifBDWC5N8nRq1QX13/ZNuu?= =?utf-8?q?ShItORpCitf1KO8fbnoV/g68iGXI1/fHEwLrqcIOhFzpj9YpwezSquMWzltmbQmIS?= =?utf-8?q?qZ03VyBjmbEYhBmNoRNBjagJLRuDxIk6X27j45xHyIc2hIldK7GrwgXHa2svv0cSr?= =?utf-8?q?P6GjkzFubu3qyCFVktMUlwSFmzXTI4SEmmM9JI9YpaZ+fM0ZdpQWB9Z794FWwHq2O?= =?utf-8?q?Lau6c4j51ayqeQ1zf9Rlznue4IfQxDucDaxf/hLSRq7oJJIx+JOUFt9Q993Ub+Xmw?= =?utf-8?q?Zo0vVu/aRa0UjD1vaihabg3fzMFO6liTszhGAAfBlEDy++xbB/fyHGPkHBpPORMMB?= =?utf-8?q?JAsV/GOZ+MSHaxpWLLNHrJ6WoeO76pUaCXKgLtkH80mDOWaYx9FRYLh76R5Cf4fTE?= =?utf-8?q?+aSckuIU9ocBsXl23eCijTOps+khkRF35dtfxqKbG34thFpeGUDB5/le5BmFZ/1Ti?= =?utf-8?q?dd65JaR3xjbaL2Nn970wDEWVXUPKeIV7HTJno9YjnBvLz2dWNVKMHCLGvkw1l/PE1?= =?utf-8?q?kIyCD6Ps3iqLqrjuJrr/jA8Yl+JJ4a+bMXL2fes637/GrOb2O+LuELxrBXiTs/Zz8?= =?utf-8?q?R5tUh8U2puaK82fGiBaEmCcxwcj0SehGDSojZpPrNPX2L7XCos2mOQZDYVY/pmFvG?= =?utf-8?q?SKMvY6BgGY0tPZFUOZbfDxrZHwPL6JjXoSJCy+ZmhPiJL9+rbMfLO3q9hPqsbIJ01?= =?utf-8?q?jDsj581+4dZ4ma6KPaPsfj6tUw2xZdiL9YIJ/N/8Hyjnb/Smmrn5S9kkYEsrg9Cxm?= =?utf-8?q?O3JDqliHHQOH?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: dc3305f0-bf15-49ce-7541-08dc8e9fb8d1 X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8604.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 17 Jun 2024 07:33:03.2163 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: xYO6PV6dE4JGc1J2IEPs1hgWaFzmiNs1Dja5amgzzX4jO8vFDplfH5EHpm5EfuGMYJf3bge91rZZ2Fhrz2Lh/w== X-MS-Exchange-Transport-CrossTenantHeadersStamped: PA4PR04MB7982 Add support for NXP secure enclave called EdgeLock Enclave firmware (se-fw) for imx8ulp-evk. EdgeLock Enclave has a hardware limitation of restricted access to DDR address: 0x80000000 to 0xAFFFFFFF, so reserve 1MB of DDR memory region from 0x80000000. Signed-off-by: Pankaj Gupta --- arch/arm64/boot/dts/freescale/imx8ulp-evk.dts | 17 ++++++++++++++++- arch/arm64/boot/dts/freescale/imx8ulp.dtsi | 14 ++++++++++++-- 2 files changed, 28 insertions(+), 3 deletions(-) diff --git a/arch/arm64/boot/dts/freescale/imx8ulp-evk.dts b/arch/arm64/boot/dts/freescale/imx8ulp-evk.dts index 24bb253b938d..ca8958f28a83 100644 --- a/arch/arm64/boot/dts/freescale/imx8ulp-evk.dts +++ b/arch/arm64/boot/dts/freescale/imx8ulp-evk.dts @@ -1,6 +1,6 @@ // SPDX-License-Identifier: (GPL-2.0+ OR MIT) /* - * Copyright 2021 NXP + * Copyright 2021, 2024 NXP */ /dts-v1/; @@ -19,6 +19,17 @@ memory@80000000 { device_type = "memory"; reg = <0x0 0x80000000 0 0x80000000>; }; + reserved-memory { + #address-cells = <2>; + #size-cells = <2>; + ranges; + + ele_reserved: ele-reserved@90000000 { + compatible = "shared-dma-pool"; + reg = <0 0x90000000 0 0x100000>; + no-map; + }; + }; reserved-memory { #address-cells = <2>; @@ -146,6 +157,10 @@ &usdhc0 { status = "okay"; }; +&ele_if0 { + memory-region = <&ele_reserved>; +}; + &fec { pinctrl-names = "default", "sleep"; pinctrl-0 = <&pinctrl_enet>; diff --git a/arch/arm64/boot/dts/freescale/imx8ulp.dtsi b/arch/arm64/boot/dts/freescale/imx8ulp.dtsi index c460afaa76f5..1725a243521d 100644 --- a/arch/arm64/boot/dts/freescale/imx8ulp.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8ulp.dtsi @@ -1,6 +1,6 @@ // SPDX-License-Identifier: (GPL-2.0+ OR MIT) /* - * Copyright 2021 NXP + * Copyright 2021, 2024 NXP */ #include @@ -152,7 +152,7 @@ sosc: clock-sosc { #clock-cells = <0>; }; - sram@2201f000 { + sram0: sram@2201f000 { compatible = "mmio-sram"; reg = <0x0 0x2201f000 0x0 0x1000>; @@ -167,6 +167,8 @@ scmi_buf: scmi-sram-section@0 { }; firmware { + #address-cells = <1>; + #size-cells = <0>; scmi { compatible = "arm,scmi-smc"; arm,smc-id = <0xc20000fe>; @@ -184,6 +186,14 @@ scmi_sensor: protocol@15 { #thermal-sensor-cells = <1>; }; }; + + ele_if0: ele-if@0 { + compatible = "fsl,imx8ulp-se"; + reg = <0x0>; + mbox-names = "tx", "rx"; + mboxes = <&s4muap 0 0>, <&s4muap 1 0>; + sram = <&sram0>; + }; }; cm33: remoteproc-cm33 { From patchwork Mon Jun 17 07:29:42 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Pankaj Gupta X-Patchwork-Id: 13700280 Received: from EUR05-VI1-obe.outbound.protection.outlook.com (mail-vi1eur05on2063.outbound.protection.outlook.com [40.107.21.63]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 30D4818FDAD for ; Mon, 17 Jun 2024 07:33:12 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.21.63 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718609596; cv=fail; b=F8SSngIARcsoMvEGvPVHVx6pj5p8p+NF6hsMsJQLawQDXRO3OjsV3L1F28yuso/BBb/UitzUcnDLZjBwNPpZGTObEs65WwiJ1lukfCWM5YhbbIHyUFLC+bc4LfdMLVsJ7djVO6uSyU1FYwPX3jv8eTxvp88Dc9hQeZ0Z9LqlYds= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718609596; c=relaxed/simple; bh=MX3mLynyUjr6kc81cy/u8XIeG4ZQSu0lpDR7xjoZjHI=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=kmodmqFroJ67NFDVogJHSahI28M5ChjOKfDDyrk7icZkALp9FtyDI/+OBmqQ7/Nl4bnGU4+4oWh1CkQNFnCanEdsBwH+66L/K3AzNunNSvc6wwG0DXlxltY/OK0It5QIjvExnRix/0+yR8L+TM5eDZBB+Fc9+QsbGZbN/aAxsog= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b=dBkUsusd; arc=fail smtp.client-ip=40.107.21.63 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b="dBkUsusd" ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=KglXwT+mdDJDCsS7eDANugDffMjjDS4tzEGTHnbWfzUfKamWX24ULQpP9mnNb4TrS1RCfK0sY2RFJ1kPFPV2jSXU8kL3KrgWdWyeHUq9Fe1zSCoS/HQpDPMe2D1iTbfoogcZX37k8Jb3nND/pIGibqiY8GRB4lKvdDgG/Cs9H2fWdmWyK15IVv40hu8+OANK/z2CrZeS1h827zoe0LOGE2wlqkeSNA0dwwsqMh2gASO0dlDkpj04vTNr7FYq0YrJpa5xcgjA5WLW+1V+dPg5YEEOBVdVIwpZx4kfUxM2pYSgPi+9ns9ZFXK0PTpUZA11Sv0AdAnOHjEbc3IQGu9MfQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=kE4/ZvstAcEsM8Zokzen72vKHmYHjxHC/0RqYga7ero=; b=SeghvobNYMpjSjr8V0l4bX6ZNY9FqhfRhIPhvrUD5nhgq4NGZ51OhaittUIZv9NBWe+qSDATxpO5BI2w5DXVosODnnpfvnDrLycjZuvibw7bfBrHn0QMw7YNZffa5qc521r5Ey6gmBPJGCn8+AULA2LsWDfSUlD03Az4FMt7DXXZS/OXuCy/HjrzHcv5T0x5kyS+Bx8dQrfWnkAFuSL7h8IbuQUC/EwV2pooQJPX9jBqJCR7AUQNR7hX8PkHiG1CESvFFduoCIcV6Lg/glY5HAiWqKLeCqh51Y9X5G8zu9OOmrxBuf1ElIiUf7fF7nZOTbDlR47NqVov20MRshrukg== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=kE4/ZvstAcEsM8Zokzen72vKHmYHjxHC/0RqYga7ero=; b=dBkUsusdxolNucux3TBiBR87TwpdKr6ZlmKiU139TnqI0rTk9hfy03lDD13UpUPbv60Me9itrQvW+bQALrvr24wcIV5OzHa3B8yRxeZ8LTuolFp/J/wbqdDfRHYyY63xsgqvHlm9GUXNYf/OdNVVejVbdQ3+HK1jq15O3bewCsg= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) by PA4PR04MB7982.eurprd04.prod.outlook.com (2603:10a6:102:c4::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7677.30; Mon, 17 Jun 2024 07:33:08 +0000 Received: from AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827]) by AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827%3]) with mapi id 15.20.7677.030; Mon, 17 Jun 2024 07:33:08 +0000 From: Pankaj Gupta Date: Mon, 17 Jun 2024 12:59:42 +0530 Subject: [PATCH v3 4/5] firmware: imx: add driver for NXP EdgeLock Enclave Message-Id: <20240617-imx-se-if-v3-4-a7d28dea5c4a@nxp.com> References: <20240617-imx-se-if-v3-0-a7d28dea5c4a@nxp.com> In-Reply-To: <20240617-imx-se-if-v3-0-a7d28dea5c4a@nxp.com> To: Jonathan Corbet , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , Pankaj Gupta , Rob Herring , Krzysztof Kozlowski Cc: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org X-Mailer: b4 0.13.0 X-Developer-Signature: v=1; a=ed25519-sha256; t=1718609402; l=36277; i=pankaj.gupta@nxp.com; s=20240523; h=from:subject:message-id; bh=MX3mLynyUjr6kc81cy/u8XIeG4ZQSu0lpDR7xjoZjHI=; b=5TI4JoGKZEOICPQcX5yBf0XfgBa/nlqWlGkI/vn5ddMYMyvTe0oyB2Upvw0WJo7k6xfvis2Cv WkFiweOdm9iAwnQTcROSplu5pZUPl3oOhAXU8pyJbiO10bX5lDBsYdT X-Developer-Key: i=pankaj.gupta@nxp.com; a=ed25519; pk=OA0pBQoupy5lV0XfKzD8B0OOBVB6tpAoIf+0x1bYGRg= X-ClientProxiedBy: SI1PR02CA0036.apcprd02.prod.outlook.com (2603:1096:4:1f6::20) To AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) Precedence: bulk X-Mailing-List: imx@lists.linux.dev List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AM9PR04MB8604:EE_|PA4PR04MB7982:EE_ X-MS-Office365-Filtering-Correlation-Id: b9d2bd4e-4c13-4194-098e-08dc8e9fbbfd X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230037|376011|7416011|1800799021|366013|52116011|38350700011|921017; X-Microsoft-Antispam-Message-Info: =?utf-8?q?FVywnQDmLUvD8XCTTdmxGNZyccy3Nu2?= =?utf-8?q?K2JWnjN34eKzSLmHoKsQdMxqvHA/Bv/OhyeeRaAMW1r1BXcJXCTVdepwvv1AQPImE?= =?utf-8?q?4RKR4M6sgV5+PCgTjEa8eYWTWPaT1hvvDdRDq+mkqHjOO8bfrfucbZBka1tx2u+M3?= =?utf-8?q?TPADuAMfqvjXfBcT/LCGcheXUGsH3+HKdnAglsQ0qOdcicLuc+2ZXaR4EOvQJIVxK?= =?utf-8?q?ZjerBiUbuEkw8np4L3b8riRpihkQq3PWsn+ZY42+rLdsEBb4SSqSI2VExBQ+x1NyO?= =?utf-8?q?7/28nhJfCcEe3HDlFzLarvKIfo3eFsDLmCsMRfdA2iI7Ko7weHTbn6oXhsNKLiQPk?= =?utf-8?q?RRbDOibW5b43dcYPWyPoSLFKahRD1s6L49b6kUrMS/ygfF1Ykiki5S5I0T+VtIEz1?= =?utf-8?q?+ApXE6rfb30Pr7mJDh7/Z8/noff4NTOm25io1l+N4FDn+1VN8XTUP5gNj+PVHzqYZ?= =?utf-8?q?NGgwDG1O387GJnmbpaRaYfSy1Wpl8ZqtC8xv+pCgVMoQH7igQEz8MAIGgWoiCKfJX?= =?utf-8?q?s8F8hrni0ILQKEKSDX1eAmvqXjLUuO6EEC6Wq2fDDeahTAr01uP4lacl6ebw9oom4?= =?utf-8?q?KPCwBkwod9G0umatE/LbqSm18JdmoevxMD60TZJL97DSeqsJoKjqRptsn3vW07Tzf?= =?utf-8?q?aXVC6nx4xjdgwR3c3A6TBIeT/iWeJu+StbeNzHYf6PqMeJbi0JUq6IuyzRhz0zZm2?= =?utf-8?q?JoJkHmiMRXClFiXWp4FfPQn/J/zTQQhAxX03Lv+2HdrH1qJ3YAnEv8kBKi1+oQP9d?= =?utf-8?q?qQ0LzGgM5JDlNExjbufbHkKpc5C8/N+V0gQTGVbFaOowIM9khSNZEJl8A+F8bzWdC?= =?utf-8?q?x8KYDrSCMh250+MVFNNM9QNkSyLVnSw2IZw2hq4lRjnPZ33xXLFQ1Rnzc6zfPwuDq?= =?utf-8?q?CwIW0DmgH8Gf7TU7UCL15Soy71QhDIqq3Ro+uTXK8e+9kyOiWSXFbkhIngcRW+b37?= =?utf-8?q?ba54mzRnuTlmeNhg+2aXulXjAkpGGZJDDLF4cYx6abm6hoaWG+Ij0kBOR4JEjqSGu?= =?utf-8?q?nDbywxmBMHsE9aJEay5OTA4Pij9bqWt1QYvfP4yPLOM46GlaFplSAmlK5Mn3nDCnl?= =?utf-8?q?YPtnEQ50IOhtNGlY0oe8D9ttyQjhkRSpYX2C3UTSA6G429KmFbU0E52+G8o4MlD9s?= =?utf-8?q?GLk33DzJggW8qPrrVXr9YXPUa5aIURReEbOYXJ2fSPom5qkAisQUdhh9dPZWuK0wC?= =?utf-8?q?b24PQMsm5BLf2PtH4g/ZJPXvdAbbCSCUOvpZ1YCkOFolB8UFTqSqnw/ksB14HBWrI?= =?utf-8?q?0DM6+yj6r8FAb13FDqKPXEsLciprtM5hSOkpoMUJhPiSOyMWzCoVJclLKhhHtSNV/?= =?utf-8?q?1YdcljZ6Fw50?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AM9PR04MB8604.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230037)(376011)(7416011)(1800799021)(366013)(52116011)(38350700011)(921017);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?qvGtbGJ0bY3B17wzNKjy77FGdYQx?= =?utf-8?q?SWC+Mpt68lEdAVODUWKLuIoFhCKjacp5adJCMG+bfDZym3NH+Oq5ydiqabU9y3PbB?= =?utf-8?q?JfyrOVtJRWfVUG2SS/KTeeAywjMT7p22rcJKk7JqJgOqNufQDZ44bJRE2cS12fnKE?= =?utf-8?q?Wv7w770ac17SFb6+m8R0S8EPMSuvp5eo64uliBScJSLFfpzWIi0wQE3ecWbcAkPPr?= =?utf-8?q?cgcqxzVn+0piCklZPg2WiT2R8npoksOUXbt0j5ZZxR1F7Xk1K7GimQvETkeabPinF?= =?utf-8?q?zmtxoTafDS0ooCVPZlBas9s5/lv9V8nRFmBFuEeAKba6ILSU+RH/THw9rkpBIDNu/?= =?utf-8?q?C5dHF+VWkhBHdcWV6MC2+VdAQNprRgyUIFkFpdZ15HZHMiunV5xnRcWia4ERKzt0Z?= =?utf-8?q?07wpWAF+exUl3T6DWRjfvaql5hx+T/rd/pcKtuwPhdjzT4U02kV/1P6w7hslQ6rmE?= =?utf-8?q?+ofE8W9IpyUNePo3+jgKcsGXMI+HFqZfde0FPXq4oTtXh9p7/8jgfV5ZL6jPQCB6x?= =?utf-8?q?a/Pdk65cnrG8vXnifcSFsZPUoDwlEnpTIBuqkdblgDYreMVXwoUv8erGVkdg9fjdS?= =?utf-8?q?sjJERxo9HR0PIQwsjAIWm81SxTT9UQ1cOhRY6u7axTItAusaZOuj7w5JQY+5SiNrz?= =?utf-8?q?f0X1RhhRMML3eyRx8gfcPdsDSRmgkHGSjGmRi3+Cu5FpnMT0/uf7tixq+yLFY5rHL?= =?utf-8?q?UhUFNkgRaMWmgjMhIuzPzFy+1rsZPpCzbzpliUvi2gjd4KZzOIJ7Em8UOjYtfPTHj?= =?utf-8?q?npESJTtrdsIUdttucMTQGyC0o/c79uuTLK2qMBFo1X0Nxxwp2dkZmv5tOQoR3pOYQ?= =?utf-8?q?ckAkbTLxHLtIb1Jy8HEiN1Rh8ejo7QhHc6MkReD+UzOfikfPkTKdE1JYugwJSEvml?= =?utf-8?q?oGYDUfaeI9Qm7AjqMSC+3X14ol++fc60CwCAEevG/vh1luL8zWTf5gD93WNnG/aMp?= =?utf-8?q?2yBmT22qiQiySZyRc4XjB0e6UL1RzZoD96/7ep2ewp+7LHGEETYe/8DCqb6heNOjL?= =?utf-8?q?OnkZolAgVLOq3TaKihelLWTMyZsFLxaiEde6KtrRYjnPOkkH16p0D1eKU6AvG0yv9?= =?utf-8?q?v2ZSWMpUc8n+O3PXHEJE6AfU6qSJ9r6QkON90/nXmOE7inhaXXTCQdla7vbxsrScn?= =?utf-8?q?AP4AE6FojDM6s+Ls626FQqJ26Gi+dIwhPnrFSpxN80YZTnOxj2ai3QZBXIEQWyu5o?= =?utf-8?q?ckHej9auIdhCoLp/eQuHwGZW97Uf1KzPqj+9iqFT6AcsopRbIS0wHAiTMThUliCuz?= =?utf-8?q?eSkURTiTreEy0BJsPDd7EPbukXFf4Qj9BMletwZQtutUagkq/WSvvn1cNNHcZ9XfN?= =?utf-8?q?LjoJv+8CRXMUuE0sPzlDhtrxrSGrqwm2/wiUfdf+MsaPcWDWyjmHmyRRFVEzZpk4w?= =?utf-8?q?lENd77BXAHHKabOR8ADZPihcgzdqofmRwafxKPcEgQAaN5JdNQ4VRKpvSabf82nQZ?= =?utf-8?q?FHzIVAiOWRDNOeQkMzyycm6GHrnlW9Makn9sUzapHxxM1ik4tT5mA89jr2IW1pTEL?= =?utf-8?q?30CamSRc0xEW?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: b9d2bd4e-4c13-4194-098e-08dc8e9fbbfd X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8604.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 17 Jun 2024 07:33:08.5721 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: BeoOzJ/qlbUPJ9bUqLN9iaQJN2RFMlwtQo4Z79AJL8uqeUMwMALWE6Z546H8dWnEq5cYJB5cWr5gVnlL/YqAMA== X-MS-Exchange-Transport-CrossTenantHeadersStamped: PA4PR04MB7982 NXP hardware IP(s) for secure-enclaves like Edgelock Enclave(ELE), are embedded in the SoC to support the features like HSM, SHE & V2X, using message based communication interface. The secure enclave FW communicates on a dedicated messaging unit(MU) based interface(s) with application core, where kernel is running. It exists on specific i.MX processors. e.g. i.MX8ULP, i.MX93. This patch adds the driver for communication interface to secure-enclave, for exchanging messages with NXP secure enclave HW IP(s) like EdgeLock Enclave (ELE) from Kernel-space, used by kernel management layers like - DM-Crypt. Signed-off-by: Pankaj Gupta --- drivers/firmware/imx/Kconfig | 12 + drivers/firmware/imx/Makefile | 2 + drivers/firmware/imx/ele_base_msg.c | 284 +++++++++++++++++++ drivers/firmware/imx/ele_base_msg.h | 90 ++++++ drivers/firmware/imx/ele_common.c | 233 ++++++++++++++++ drivers/firmware/imx/ele_common.h | 45 +++ drivers/firmware/imx/se_ctrl.c | 536 ++++++++++++++++++++++++++++++++++++ drivers/firmware/imx/se_ctrl.h | 99 +++++++ include/linux/firmware/imx/se_api.h | 14 + 9 files changed, 1315 insertions(+) diff --git a/drivers/firmware/imx/Kconfig b/drivers/firmware/imx/Kconfig index 183613f82a11..56bdca9bd917 100644 --- a/drivers/firmware/imx/Kconfig +++ b/drivers/firmware/imx/Kconfig @@ -22,3 +22,15 @@ config IMX_SCU This driver manages the IPC interface between host CPU and the SCU firmware running on M4. + +config IMX_SEC_ENCLAVE + tristate "i.MX Embedded Secure Enclave - EdgeLock Enclave Firmware driver." + depends on IMX_MBOX && ARCH_MXC && ARM64 + default m if ARCH_MXC + + help + It is possible to use APIs exposed by the iMX Secure Enclave HW IP called: + - EdgeLock Enclave Firmware (for i.MX8ULP, i.MX93), + like base, HSM, V2X & SHE using the SAB protocol via the shared Messaging + Unit. This driver exposes these interfaces via a set of file descriptors + allowing to configure shared memory, send and receive messages. diff --git a/drivers/firmware/imx/Makefile b/drivers/firmware/imx/Makefile index 8f9f04a513a8..aa9033e0e9e3 100644 --- a/drivers/firmware/imx/Makefile +++ b/drivers/firmware/imx/Makefile @@ -1,3 +1,5 @@ # SPDX-License-Identifier: GPL-2.0 obj-$(CONFIG_IMX_DSP) += imx-dsp.o obj-$(CONFIG_IMX_SCU) += imx-scu.o misc.o imx-scu-irq.o rm.o imx-scu-soc.o +sec_enclave-objs = se_ctrl.o ele_common.o ele_base_msg.o +obj-${CONFIG_IMX_SEC_ENCLAVE} += sec_enclave.o diff --git a/drivers/firmware/imx/ele_base_msg.c b/drivers/firmware/imx/ele_base_msg.c new file mode 100644 index 000000000000..5bfd9c7e3f7e --- /dev/null +++ b/drivers/firmware/imx/ele_base_msg.c @@ -0,0 +1,284 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2024 NXP + */ + +#include +#include +#include + +#include "ele_base_msg.h" +#include "ele_common.h" + +int ele_get_info(struct device *dev, struct ele_dev_info *s_info) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + struct se_api_msg *tx_msg __free(kfree) = NULL; + struct se_api_msg *rx_msg __free(kfree) = NULL; + phys_addr_t get_info_addr = 0; + u32 *get_info_data = NULL; + u32 status; + int ret = 0; + + memset(s_info, 0x0, sizeof(*s_info)); + + if (priv->mem_pool_name) + get_info_data = get_phy_buf_mem_pool(dev, + priv->mem_pool_name, + &get_info_addr, + ELE_GET_INFO_BUFF_SZ); + else + get_info_data = dma_alloc_coherent(dev, + ELE_GET_INFO_BUFF_SZ, + &get_info_addr, + GFP_KERNEL); + if (!get_info_data) { + ret = -ENOMEM; + dev_dbg(dev, + "%s: Failed to allocate get_info_addr.\n", + __func__); + goto exit; + } + + tx_msg = kzalloc(ELE_GET_INFO_REQ_MSG_SZ, GFP_KERNEL); + if (!tx_msg) { + ret = -ENOMEM; + goto exit; + } + + rx_msg = kzalloc(ELE_GET_INFO_RSP_MSG_SZ, GFP_KERNEL); + if (!rx_msg) { + ret = -ENOMEM; + goto exit; + } + + ret = imx_se_fill_cmd_msg_hdr(priv, + (struct se_msg_hdr *)&tx_msg->header, + ELE_GET_INFO_REQ, + ELE_GET_INFO_REQ_MSG_SZ, + true); + if (ret) + goto exit; + + tx_msg->data[0] = upper_32_bits(get_info_addr); + tx_msg->data[1] = lower_32_bits(get_info_addr); + tx_msg->data[2] = sizeof(struct ele_dev_info); + ret = imx_ele_msg_send_rcv(priv, tx_msg, rx_msg); + if (ret < 0) + goto exit; + + ret = validate_rsp_hdr(priv, + &priv->rx_msg->header, + ELE_GET_INFO_REQ, + ELE_GET_INFO_RSP_MSG_SZ, + true); + if (ret) + goto exit; + + status = RES_STATUS(priv->rx_msg->data[0]); + if (status != priv->success_tag) { + dev_err(dev, "Command Id[%d], Response Failure = 0x%x", + ELE_GET_INFO_REQ, status); + ret = -EPERM; + } + + memcpy(s_info, get_info_data, sizeof(struct ele_dev_info)); + +exit: + if (get_info_addr) { + if (priv->mem_pool_name) + free_phybuf_mem_pool(dev, priv->mem_pool_name, + get_info_data, ELE_GET_INFO_BUFF_SZ); + else + dma_free_coherent(dev, + ELE_GET_INFO_BUFF_SZ, + get_info_data, + get_info_addr); + } + + return ret; +} + +int ele_fetch_soc_info(struct device *dev, u16 *soc_rev, u64 *serial_num) +{ + struct ele_dev_info s_info = {0}; + int err = 0; + + err = ele_get_info(dev, &s_info); + if (err < 0) { + dev_err(dev, "Error"); + return err; + } + + *soc_rev = s_info.d_info.soc_rev; + *serial_num = GET_SERIAL_NUM_FROM_UID(s_info.d_info.uid, MAX_UID_SIZE >> 2); + + return err; +} + +int ele_ping(struct device *dev) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + struct se_api_msg *tx_msg __free(kfree) = NULL; + struct se_api_msg *rx_msg __free(kfree) = NULL; + u32 status; + int ret = 0; + + tx_msg = kzalloc(ELE_PING_REQ_SZ, GFP_KERNEL); + if (!tx_msg) { + ret = -ENOMEM; + goto exit; + } + + rx_msg = kzalloc(ELE_PING_RSP_SZ, GFP_KERNEL); + if (!rx_msg) { + ret = -ENOMEM; + goto exit; + } + + ret = imx_se_fill_cmd_msg_hdr(priv, + (struct se_msg_hdr *)&tx_msg->header, + ELE_PING_REQ, ELE_PING_REQ_SZ, true); + if (ret) { + dev_err(dev, "Error: imx_se_fill_cmd_msg_hdr failed.\n"); + goto exit; + } + + ret = imx_ele_msg_send_rcv(priv, tx_msg, rx_msg); + if (ret) + goto exit; + + ret = validate_rsp_hdr(priv, + &priv->rx_msg->header, + ELE_PING_REQ, + ELE_PING_RSP_SZ, + true); + if (ret) + goto exit; + + status = RES_STATUS(priv->rx_msg->data[0]); + if (status != priv->success_tag) { + dev_err(dev, "Command Id[%d], Response Failure = 0x%x", + ELE_PING_REQ, status); + ret = -EPERM; + } +exit: + return ret; +} + +int ele_service_swap(struct device *dev, + phys_addr_t addr, + u32 addr_size, u16 flag) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + struct se_api_msg *tx_msg __free(kfree) = NULL; + struct se_api_msg *rx_msg __free(kfree) = NULL; + u32 status; + int ret = 0; + + tx_msg = kzalloc(ELE_SERVICE_SWAP_REQ_MSG_SZ, GFP_KERNEL); + if (!tx_msg) { + ret = -ENOMEM; + goto exit; + } + + rx_msg = kzalloc(ELE_SERVICE_SWAP_RSP_MSG_SZ, GFP_KERNEL); + if (!rx_msg) { + ret = -ENOMEM; + goto exit; + } + + ret = imx_se_fill_cmd_msg_hdr(priv, + (struct se_msg_hdr *)&tx_msg->header, + ELE_SERVICE_SWAP_REQ, + ELE_SERVICE_SWAP_REQ_MSG_SZ, true); + if (ret) + goto exit; + + tx_msg->data[0] = flag; + tx_msg->data[1] = addr_size; + tx_msg->data[2] = ELE_NONE_VAL; + tx_msg->data[3] = lower_32_bits(addr); + tx_msg->data[4] = imx_se_add_msg_crc((uint32_t *)&tx_msg[0], + ELE_SERVICE_SWAP_REQ_MSG_SZ); + ret = imx_ele_msg_send_rcv(priv, tx_msg, rx_msg); + if (ret < 0) + goto exit; + + ret = validate_rsp_hdr(priv, + &priv->rx_msg->header, + ELE_SERVICE_SWAP_REQ, + ELE_SERVICE_SWAP_RSP_MSG_SZ, + true); + if (ret) + goto exit; + + status = RES_STATUS(priv->rx_msg->data[0]); + if (status != priv->success_tag) { + dev_err(dev, "Command Id[%d], Response Failure = 0x%x", + ELE_SERVICE_SWAP_REQ, status); + ret = -EPERM; + } else { + if (flag == ELE_IMEM_EXPORT) + ret = priv->rx_msg->data[1]; + else + ret = 0; + } +exit: + + return ret; +} + +int ele_fw_authenticate(struct device *dev, phys_addr_t addr) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + struct se_api_msg *tx_msg __free(kfree) = NULL; + struct se_api_msg *rx_msg __free(kfree) = NULL; + u32 status; + int ret = 0; + + tx_msg = kzalloc(ELE_FW_AUTH_REQ_SZ, GFP_KERNEL); + if (!tx_msg) { + ret = -ENOMEM; + goto exit; + } + + rx_msg = kzalloc(ELE_FW_AUTH_RSP_MSG_SZ, GFP_KERNEL); + if (!rx_msg) { + ret = -ENOMEM; + goto exit; + } + ret = imx_se_fill_cmd_msg_hdr(priv, + (struct se_msg_hdr *)&tx_msg->header, + ELE_FW_AUTH_REQ, + ELE_FW_AUTH_REQ_SZ, + true); + if (ret) + goto exit; + + tx_msg->data[0] = addr; + tx_msg->data[1] = addr >> 32; + tx_msg->data[2] = addr; + + ret = imx_ele_msg_send_rcv(priv, tx_msg, rx_msg); + if (ret < 0) + goto exit; + + ret = validate_rsp_hdr(priv, + &priv->rx_msg->header, + ELE_FW_AUTH_REQ, + ELE_FW_AUTH_RSP_MSG_SZ, + true); + if (ret) + goto exit; + + status = RES_STATUS(priv->rx_msg->data[0]); + if (status != priv->success_tag) { + dev_err(dev, "Command Id[%d], Response Failure = 0x%x", + ELE_FW_AUTH_REQ, status); + ret = -EPERM; + } +exit: + + return ret; +} diff --git a/drivers/firmware/imx/ele_base_msg.h b/drivers/firmware/imx/ele_base_msg.h new file mode 100644 index 000000000000..7838fe883810 --- /dev/null +++ b/drivers/firmware/imx/ele_base_msg.h @@ -0,0 +1,90 @@ +/* SPDX-License-Identifier: GPL-2.0+ */ +/* + * Copyright 2024 NXP + * + * Header file for the EdgeLock Enclave Base API(s). + */ + +#ifndef ELE_BASE_MSG_H +#define ELE_BASE_MSG_H + +#include +#include + +#define WORD_SZ 4 +#define ELE_NONE_VAL 0x0 + +#define ELE_GET_INFO_REQ 0xDA +#define ELE_GET_INFO_REQ_MSG_SZ 0x10 +#define ELE_GET_INFO_RSP_MSG_SZ 0x08 + +#define ELE_GET_INFO_BUFF_SZ 0x100 + +#define DEFAULT_IMX_SOC_VER 0xA000 +#define SOC_VER_MASK 0xFFFF0000 +#define SOC_ID_MASK 0x0000FFFF + +#define MAX_UID_SIZE (16) +#define DEV_GETINFO_ROM_PATCH_SHA_SZ (32) +#define DEV_GETINFO_FW_SHA_SZ (32) +#define DEV_GETINFO_OEM_SRKH_SZ (64) +#define DEV_GETINFO_MIN_VER_MASK 0xFF +#define DEV_GETINFO_MAJ_VER_MASK 0xFF00 + +struct dev_info { + uint8_t cmd; + uint8_t ver; + uint16_t length; + uint16_t soc_id; + uint16_t soc_rev; + uint16_t lmda_val; + uint8_t ssm_state; + uint8_t dev_atts_api_ver; + uint8_t uid[MAX_UID_SIZE]; + uint8_t sha_rom_patch[DEV_GETINFO_ROM_PATCH_SHA_SZ]; + uint8_t sha_fw[DEV_GETINFO_FW_SHA_SZ]; +}; + +struct dev_addn_info { + uint8_t oem_srkh[DEV_GETINFO_OEM_SRKH_SZ]; + uint8_t trng_state; + uint8_t csal_state; + uint8_t imem_state; + uint8_t reserved2; +}; + +struct ele_dev_info { + struct dev_info d_info; + struct dev_addn_info d_addn_info; +}; + +#define GET_SERIAL_NUM_FROM_UID(x, uid_word_sz) \ + (((u64)(((u32 *)(x))[(uid_word_sz) - 1]) << 32) | ((u32 *)(x))[0]) + +#define ELE_PING_REQ 0x01 +#define ELE_PING_REQ_SZ 0x04 +#define ELE_PING_RSP_SZ 0x08 + +#define ELE_SERVICE_SWAP_REQ 0xDF +#define ELE_SERVICE_SWAP_REQ_MSG_SZ 0x18 +#define ELE_SERVICE_SWAP_RSP_MSG_SZ 0x0C +#define ELE_IMEM_SIZE 0x10000 +#define ELE_IMEM_STATE_OK 0xCA +#define ELE_IMEM_STATE_BAD 0xFE +#define ELE_IMEM_STATE_WORD 0x27 +#define ELE_IMEM_STATE_MASK 0x00ff0000 +#define ELE_IMEM_EXPORT 0x1 +#define ELE_IMEM_IMPORT 0x2 + +#define ELE_FW_AUTH_REQ 0x02 +#define ELE_FW_AUTH_REQ_SZ 0x10 +#define ELE_FW_AUTH_RSP_MSG_SZ 0x08 + +int ele_get_info(struct device *dev, struct ele_dev_info *s_info); +int ele_fetch_soc_info(struct device *dev, u16 *soc_rev, u64 *serial_num); +int ele_ping(struct device *dev); +int ele_service_swap(struct device *dev, + phys_addr_t addr, + u32 addr_size, u16 flag); +int ele_fw_authenticate(struct device *dev, phys_addr_t addr); +#endif diff --git a/drivers/firmware/imx/ele_common.c b/drivers/firmware/imx/ele_common.c new file mode 100644 index 000000000000..0139748f7150 --- /dev/null +++ b/drivers/firmware/imx/ele_common.c @@ -0,0 +1,233 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2024 NXP + */ + +#include "ele_base_msg.h" +#include "ele_common.h" + +u32 imx_se_add_msg_crc(u32 *msg, u32 msg_len) +{ + u32 nb_words = msg_len / (u32)sizeof(u32); + u32 crc = 0; + u32 i; + + for (i = 0; i < nb_words - 1; i++) + crc ^= *(msg + i); + + return crc; +} + +int imx_ele_msg_rcv(struct se_if_priv *priv) +{ + u32 wait; + int err = 0; + + lockdep_assert_held(&priv->se_if_cmd_lock); + + wait = msecs_to_jiffies(1000); + if (!wait_for_completion_timeout(&priv->done, wait)) { + dev_err(priv->dev, + "Error: wait_for_completion timed out.\n"); + err = -ETIMEDOUT; + } + + return err; +} + +int imx_ele_msg_send(struct se_if_priv *priv, void *tx_msg) +{ + struct se_msg_hdr *header; + int err; + + header = (struct se_msg_hdr *) tx_msg; + + if (header->tag == priv->cmd_tag) + lockdep_assert_held(&priv->se_if_cmd_lock); + + scoped_guard(mutex, &priv->se_if_lock); + + err = mbox_send_message(priv->tx_chan, tx_msg); + if (err < 0) { + dev_err(priv->dev, "Error: mbox_send_message failure.\n"); + return err; + } + + return err; +} + +/* API used for send/receive blocking call. */ +int imx_ele_msg_send_rcv(struct se_if_priv *priv, void *tx_msg, void *rx_msg) +{ + int err; + + scoped_guard(mutex, &priv->se_if_cmd_lock); + if (priv->waiting_rsp_dev) { + dev_warn(priv->dev, + "There should be no misc dev-ctx, waiting for resp.\n"); + priv->waiting_rsp_dev = NULL; + } + priv->rx_msg = rx_msg; + err = imx_ele_msg_send(priv, tx_msg); + if (err < 0) + goto exit; + + err = imx_ele_msg_rcv(priv); + +exit: + return err; +} + +/* + * Callback called by mailbox FW, when data is received. + */ +void se_if_rx_callback(struct mbox_client *mbox_cl, void *msg) +{ + struct device *dev = mbox_cl->dev; + struct se_if_priv *priv; + struct se_msg_hdr *header; + + priv = dev_get_drvdata(dev); + + /* The function can be called with NULL msg */ + if (!msg) { + dev_err(dev, "Message is invalid\n"); + return; + } + + header = (struct se_msg_hdr *) msg; + + if (header->tag == priv->rsp_tag) { + if (!priv->waiting_rsp_dev) { + /* + * Reading the EdgeLock Enclave response + * to the command, sent by other + * linux kernel services. + */ + spin_lock(&priv->lock); + memcpy(priv->rx_msg, msg, header->size << 2); + + complete(&priv->done); + spin_unlock(&priv->lock); + return; + } + } else { + dev_err(dev, "Failed to select a device for message: %.8x\n", + *((u32 *) header)); + return; + } +} + +int validate_rsp_hdr(struct se_if_priv *priv, + struct se_msg_hdr *header, + uint8_t msg_id, + uint8_t sz, + bool is_base_api) +{ + if (header->tag != priv->rsp_tag) { + dev_err(priv->dev, + "MSG[0x%x] Hdr: Resp tag mismatch. (0x%x != 0x%x)", + msg_id, header->tag, priv->rsp_tag); + return -EINVAL; + } + + if (header->command != msg_id) { + dev_err(priv->dev, + "MSG Header: Cmd id mismatch. (0x%x != 0x%x)", + header->command, msg_id); + return -EINVAL; + } + + if (header->size != (sz >> 2)) { + dev_err(priv->dev, + "MSG[0x%x] Hdr: Cmd size mismatch. (0x%x != 0x%x)", + msg_id, header->size, (sz >> 2)); + return -EINVAL; + } + + if (is_base_api && (header->ver != priv->base_api_ver)) { + dev_err(priv->dev, + "MSG[0x%x] Hdr: Base API Vers mismatch. (0x%x != 0x%x)", + msg_id, header->ver, priv->base_api_ver); + return -EINVAL; + } else if (!is_base_api && header->ver != priv->fw_api_ver) { + dev_err(priv->dev, + "MSG[0x%x] Hdr: FW API Vers mismatch. (0x%x != 0x%x)", + msg_id, header->ver, priv->fw_api_ver); + return -EINVAL; + } + + return 0; +} + +int se_save_imem_state(struct se_if_priv *priv) +{ + int ret; + + /* EXPORT command will save encrypted IMEM to given address, + * so later in resume, IMEM can be restored from the given + * address. + * + * Size must be at least 64 kB. + */ + ret = ele_service_swap(priv->dev, + priv->imem.phyaddr, + ELE_IMEM_SIZE, + ELE_IMEM_EXPORT); + if (ret < 0) + dev_err(priv->dev, "Failed to export IMEM\n"); + else + dev_info(priv->dev, + "Exported %d bytes of encrypted IMEM\n", + ret); + + return ret; +} + +int se_restore_imem_state(struct se_if_priv *priv) +{ + struct ele_dev_info s_info; + int ret; + + /* get info from ELE */ + ret = ele_get_info(priv->dev, &s_info); + if (ret) { + dev_err(priv->dev, "Failed to get info from ELE.\n"); + return ret; + } + + /* Get IMEM state, if 0xFE then import IMEM */ + if (s_info.d_addn_info.imem_state == ELE_IMEM_STATE_BAD) { + /* IMPORT command will restore IMEM from the given + * address, here size is the actual size returned by ELE + * during the export operation + */ + ret = ele_service_swap(priv->dev, + priv->imem.phyaddr, + priv->imem.size, + ELE_IMEM_IMPORT); + if (ret) { + dev_err(priv->dev, "Failed to import IMEM\n"); + goto exit; + } + } else + goto exit; + + /* After importing IMEM, check if IMEM state is equal to 0xCA + * to ensure IMEM is fully loaded and + * ELE functionality can be used. + */ + ret = ele_get_info(priv->dev, &s_info); + if (ret) { + dev_err(priv->dev, "Failed to get info from ELE.\n"); + goto exit; + } + + if (s_info.d_addn_info.imem_state == ELE_IMEM_STATE_OK) + dev_info(priv->dev, "Successfully restored IMEM\n"); + else + dev_err(priv->dev, "Failed to restore IMEM\n"); + +exit: + return ret; +} diff --git a/drivers/firmware/imx/ele_common.h b/drivers/firmware/imx/ele_common.h new file mode 100644 index 000000000000..24569ad29a1f --- /dev/null +++ b/drivers/firmware/imx/ele_common.h @@ -0,0 +1,45 @@ +/* SPDX-License-Identifier: GPL-2.0+ */ +/* + * Copyright 2024 NXP + */ + + +#ifndef __ELE_COMMON_H__ +#define __ELE_COMMON_H__ + +#include "se_ctrl.h" + +#define ELE_SUCCESS_IND 0xD6 + +#define IMX_ELE_FW_DIR "imx/ele/" + +uint32_t imx_se_add_msg_crc(uint32_t *msg, uint32_t msg_len); +int imx_ele_msg_rcv(struct se_if_priv *priv); +int imx_ele_msg_send(struct se_if_priv *priv, void *tx_msg); +int imx_ele_msg_send_rcv(struct se_if_priv *priv, void *tx_msg, void *rx_msg); +void se_if_rx_callback(struct mbox_client *mbox_cl, void *msg); +int validate_rsp_hdr(struct se_if_priv *priv, + struct se_msg_hdr *header, + uint8_t msg_id, + uint8_t sz, + bool is_base_api); + +/* Fill a command message header with a given command ID and length in bytes. */ +static inline int imx_se_fill_cmd_msg_hdr(struct se_if_priv *priv, + struct se_msg_hdr *hdr, + u8 cmd, + u32 len, + bool is_base_api) +{ + hdr->tag = priv->cmd_tag; + hdr->ver = (is_base_api) ? priv->base_api_ver : priv->fw_api_ver; + hdr->command = cmd; + hdr->size = len >> 2; + + return 0; +} + +int se_save_imem_state(struct se_if_priv *priv); +int se_restore_imem_state(struct se_if_priv *priv); + +#endif /*__ELE_COMMON_H__ */ diff --git a/drivers/firmware/imx/se_ctrl.c b/drivers/firmware/imx/se_ctrl.c new file mode 100644 index 000000000000..a7a7cacb4416 --- /dev/null +++ b/drivers/firmware/imx/se_ctrl.c @@ -0,0 +1,536 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2024 NXP + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include "ele_base_msg.h" +#include "ele_common.h" +#include "se_ctrl.h" + +#define RESERVED_DMA_POOL BIT(0) + +struct imx_se_node_info { + u8 se_if_id; + u8 se_if_did; + u8 max_dev_ctx; + u8 cmd_tag; + u8 rsp_tag; + u8 success_tag; + u8 base_api_ver; + u8 fw_api_ver; + u8 *se_name; + u8 *mbox_tx_name; + u8 *mbox_rx_name; + u8 *pool_name; + u8 *fw_name_in_rfs; + bool soc_register; + bool reserved_dma_ranges; + bool imem_mgmt; + int (*se_fetch_soc_info)(struct device *dev, u16 *soc_rev, u64 *serial_num); +}; + +struct imx_se_node_info_list { + u8 num_mu; + u16 soc_id; + struct imx_se_node_info info[]; +}; + +static const struct imx_se_node_info_list imx8ulp_info = { + .num_mu = 1, + .soc_id = SOC_ID_OF_IMX8ULP, + .info = { + { + .se_if_id = 2, + .se_if_did = 7, + .max_dev_ctx = 4, + .cmd_tag = 0x17, + .rsp_tag = 0xe1, + .success_tag = ELE_SUCCESS_IND, + .base_api_ver = MESSAGING_VERSION_6, + .fw_api_ver = MESSAGING_VERSION_7, + .se_name = "hsm1", + .mbox_tx_name = "tx", + .mbox_rx_name = "rx", + .pool_name = "sram", + .fw_name_in_rfs = IMX_ELE_FW_DIR + "mx8ulpa2ext-ahab-container.img", + .soc_register = true, + .reserved_dma_ranges = true, + .imem_mgmt = true, + .se_fetch_soc_info = ele_fetch_soc_info, + }, + }, +}; + +static const struct imx_se_node_info_list imx93_info = { + .num_mu = 1, + .soc_id = SOC_ID_OF_IMX93, + .info = { + { + .se_if_id = 2, + .se_if_did = 3, + .max_dev_ctx = 4, + .cmd_tag = 0x17, + .rsp_tag = 0xe1, + .success_tag = ELE_SUCCESS_IND, + .base_api_ver = MESSAGING_VERSION_6, + .fw_api_ver = MESSAGING_VERSION_7, + .se_name = "hsm1", + .mbox_tx_name = "tx", + .mbox_rx_name = "rx", + .reserved_dma_ranges = true, + .soc_register = true, + }, + }, +}; + +static const struct of_device_id se_match[] = { + { .compatible = "fsl,imx8ulp-se", .data = (void *)&imx8ulp_info}, + { .compatible = "fsl,imx93-se", .data = (void *)&imx93_info}, + {}, +}; + +static const struct imx_se_node_info + *get_imx_se_node_info(const struct imx_se_node_info_list *info_list, + const u32 idx) +{ + if (idx > info_list->num_mu) + return NULL; + + return &info_list->info[idx]; +} + +void *get_phy_buf_mem_pool(struct device *dev, + u8 *mem_pool_name, + dma_addr_t *buf, + u32 size) +{ + struct device_node *of_node = dev->of_node; + struct gen_pool *mem_pool; + + mem_pool = of_gen_pool_get(of_node, mem_pool_name, 0); + if (!mem_pool) { + dev_err(dev, + "Unable to get sram pool = %s\n", + mem_pool_name); + return 0; + } + + return gen_pool_dma_alloc(mem_pool, size, buf); +} + +void free_phybuf_mem_pool(struct device *dev, + u8 *mem_pool_name, + u32 *buf, + u32 size) +{ + struct device_node *of_node = dev->of_node; + struct gen_pool *mem_pool; + + mem_pool = of_gen_pool_get(of_node, mem_pool_name, 0); + if (!mem_pool) + dev_err(dev, + "%s: Failed: Unable to get sram pool.\n", + __func__); + + gen_pool_free(mem_pool, (u64)buf, size); +} + +static int imx_fetch_se_soc_info(struct se_if_priv *priv, + const struct imx_se_node_info_list *info_list) +{ + const struct imx_se_node_info *info; + struct soc_device_attribute *attr; + struct soc_device *sdev; + u64 serial_num; + u16 soc_rev; + int err = 0; + + info = priv->info; + + /* This function should be called once. + * Check if the soc_rev is zero to continue. + */ + if (priv->soc_rev) + return err; + + if (info->se_fetch_soc_info) { + err = info->se_fetch_soc_info(priv->dev, &soc_rev, &serial_num); + if (err < 0) { + dev_err(priv->dev, "Failed to fetch SoC Info."); + return err; + } + } else { + dev_err(priv->dev, "Failed to fetch SoC revision."); + if (info->soc_register) + dev_err(priv->dev, "Failed to do SoC registration."); + err = -EINVAL; + return err; + } + + priv->soc_rev = soc_rev; + if (!info->soc_register) + return 0; + + attr = devm_kzalloc(priv->dev, sizeof(*attr), GFP_KERNEL); + if (!attr) + return -ENOMEM; + + if (FIELD_GET(DEV_GETINFO_MIN_VER_MASK, soc_rev)) + attr->revision = devm_kasprintf(priv->dev, GFP_KERNEL, "%x.%x", + FIELD_GET(DEV_GETINFO_MIN_VER_MASK, + soc_rev), + FIELD_GET(DEV_GETINFO_MAJ_VER_MASK, + soc_rev)); + else + attr->revision = devm_kasprintf(priv->dev, GFP_KERNEL, "%x", + FIELD_GET(DEV_GETINFO_MAJ_VER_MASK, + soc_rev)); + + switch (info_list->soc_id) { + case SOC_ID_OF_IMX8ULP: + attr->soc_id = devm_kasprintf(priv->dev, GFP_KERNEL, + "i.MX8ULP"); + break; + case SOC_ID_OF_IMX93: + attr->soc_id = devm_kasprintf(priv->dev, GFP_KERNEL, + "i.MX93"); + break; + } + + err = of_property_read_string(of_root, "model", + &attr->machine); + if (err) + return -EINVAL; + + attr->family = devm_kasprintf(priv->dev, GFP_KERNEL, "Freescale i.MX"); + + attr->serial_number + = devm_kasprintf(priv->dev, GFP_KERNEL, "%016llX", serial_num); + + sdev = soc_device_register(attr); + if (IS_ERR(sdev)) + return PTR_ERR(sdev); + + return 0; +} + +/* interface for managed res to free a mailbox channel */ +static void if_mbox_free_channel(void *mbox_chan) +{ + mbox_free_channel(mbox_chan); +} + +static int se_if_request_channel(struct device *dev, + struct mbox_chan **chan, + struct mbox_client *cl, + const char *name) +{ + struct mbox_chan *t_chan; + int ret = 0; + + t_chan = mbox_request_channel_byname(cl, name); + if (IS_ERR(t_chan)) { + ret = PTR_ERR(t_chan); + return dev_err_probe(dev, ret, + "Failed to request %s channel.", name); + } + + ret = devm_add_action(dev, if_mbox_free_channel, t_chan); + if (ret) { + dev_err(dev, "failed to add devm removal of mbox %s\n", name); + goto exit; + } + + *chan = t_chan; + +exit: + return ret; +} + +static int se_probe_if_cleanup(struct platform_device *pdev) +{ + struct device *dev = &pdev->dev; + struct se_if_priv *priv; + int ret = 0; + + priv = dev_get_drvdata(dev); + + if (priv->tx_chan) + mbox_free_channel(priv->tx_chan); + if (priv->rx_chan) + mbox_free_channel(priv->rx_chan); + + /* free the buffer in se remove, previously allocated + * in se probe to store encrypted IMEM + */ + if (priv->imem.buf) { + dmam_free_coherent(dev, + ELE_IMEM_SIZE, + priv->imem.buf, + priv->imem.phyaddr); + priv->imem.buf = NULL; + } + + /* No need to check, if reserved memory is allocated + * before calling for its release. Or clearing the + * un-set bit. + */ + of_reserved_mem_device_release(dev); + priv->flags &= (~RESERVED_DMA_POOL); + + return ret; +} + +static void se_load_firmware(const struct firmware *fw, void *context) +{ + struct se_if_priv *priv = (struct se_if_priv *) context; + const struct imx_se_node_info *info = priv->info; + const u8 *se_fw_name = info->fw_name_in_rfs; + phys_addr_t se_fw_phyaddr; + u8 *se_fw_buf; + + if (!fw) { + if (priv->fw_fail > MAX_FW_LOAD_RETRIES) + dev_dbg(priv->dev, + "External FW not found, using ROM FW.\n"); + else { + /*add a bit delay to wait for firmware priv released */ + msleep(20); + + /* Load firmware one more time if timeout */ + request_firmware_nowait(THIS_MODULE, + FW_ACTION_UEVENT, info->fw_name_in_rfs, + priv->dev, GFP_KERNEL, priv, + se_load_firmware); + priv->fw_fail++; + dev_dbg(priv->dev, "Value of retries = 0x%x.\n", + priv->fw_fail); + } + + return; + } + + /* allocate buffer to store the SE FW */ + se_fw_buf = dma_alloc_coherent(priv->dev, fw->size, + &se_fw_phyaddr, GFP_KERNEL); + if (!se_fw_buf) { + dev_err(priv->dev, "Failed to alloc SE fw buffer memory\n"); + goto exit; + } + + memcpy(se_fw_buf, fw->data, fw->size); + + if (ele_fw_authenticate(priv->dev, se_fw_phyaddr)) + dev_err(priv->dev, + "Failed to authenticate & load SE firmware %s.\n", + se_fw_name); + + dma_free_coherent(priv->dev, + fw->size, + se_fw_buf, + se_fw_phyaddr); + +exit: + release_firmware(fw); +} + +static int se_if_probe(struct platform_device *pdev) +{ + const struct imx_se_node_info_list *info_list; + const struct imx_se_node_info *info; + struct device *dev = &pdev->dev; + struct se_if_priv *priv; + u32 idx; + int ret; + + if (of_property_read_u32(dev->of_node, "reg", &idx)) { + ret = -EINVAL; + goto exit; + } + + info_list = device_get_match_data(dev); + info = get_imx_se_node_info(info_list, idx); + if (!info) { + ret = -EINVAL; + goto exit; + } + + priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); + if (!priv) { + ret = -ENOMEM; + goto exit; + } + + dev_set_drvdata(dev, priv); + + /* Mailbox client configuration */ + priv->se_mb_cl.dev = dev; + priv->se_mb_cl.tx_block = false; + priv->se_mb_cl.knows_txdone = true; + priv->se_mb_cl.rx_callback = se_if_rx_callback; + + ret = se_if_request_channel(dev, &priv->tx_chan, + &priv->se_mb_cl, info->mbox_tx_name); + if (ret) + goto exit; + + ret = se_if_request_channel(dev, &priv->rx_chan, + &priv->se_mb_cl, info->mbox_rx_name); + if (ret) + goto exit; + + priv->dev = dev; + priv->info = info; + + mutex_init(&priv->se_if_lock); + mutex_init(&priv->se_if_cmd_lock); + + priv->cmd_receiver_dev = NULL; + priv->waiting_rsp_dev = NULL; + priv->max_dev_ctx = info->max_dev_ctx; + priv->cmd_tag = info->cmd_tag; + priv->rsp_tag = info->rsp_tag; + priv->mem_pool_name = info->pool_name; + priv->success_tag = info->success_tag; + priv->base_api_ver = info->base_api_ver; + priv->fw_api_ver = info->fw_api_ver; + + init_completion(&priv->done); + spin_lock_init(&priv->lock); + + if (info->reserved_dma_ranges) { + ret = of_reserved_mem_device_init(dev); + if (ret) { + dev_err(dev, + "failed to init reserved memory region %d\n", + ret); + goto exit; + } + priv->flags |= RESERVED_DMA_POOL; + } + + ret = imx_fetch_se_soc_info(priv, info_list); + if (ret) { + dev_err(dev, + "failed[%pe] to fetch SoC Info\n", ERR_PTR(ret)); + goto exit; + } + + if (info->imem_mgmt) { + /* allocate buffer where SE store encrypted IMEM */ + priv->imem.buf = dmam_alloc_coherent(dev, ELE_IMEM_SIZE, + &priv->imem.phyaddr, + GFP_KERNEL); + if (!priv->imem.buf) { + dev_err(dev, + "dmam-alloc-failed: To store encr-IMEM.\n"); + ret = -ENOMEM; + goto exit; + } + } + + if (info->fw_name_in_rfs) { + ret = request_firmware_nowait(THIS_MODULE, + FW_ACTION_UEVENT, + info->fw_name_in_rfs, + dev, GFP_KERNEL, priv, + se_load_firmware); + if (ret) + dev_warn(dev, "Failed to get firmware [%s].\n", + info->fw_name_in_rfs); + ret = 0; + } + + dev_info(dev, "i.MX secure-enclave: %s interface to firmware, configured.\n", + info->se_name); + return ret; + +exit: + /* if execution control reaches here, if probe fails. + * hence doing the cleanup + */ + if (se_probe_if_cleanup(pdev)) + dev_err(dev, + "Failed to clean-up the child node probe.\n"); + + return ret; +} + +static int se_remove(struct platform_device *pdev) +{ + if (se_probe_if_cleanup(pdev)) + dev_err(&pdev->dev, + "i.MX Secure Enclave is not cleanly un-probed."); + + return 0; +} + +static int se_suspend(struct device *dev) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + const struct imx_se_node_info *info = priv->info; + int ret = 0; + + if (info && info->imem_mgmt) { + ret = se_save_imem_state(priv); + if (ret < 0) + goto exit; + priv->imem.size = ret; + } +exit: + return ret; +} + +static int se_resume(struct device *dev) +{ + struct se_if_priv *priv = dev_get_drvdata(dev); + const struct imx_se_node_info *info = priv->info; + + if (info && info->imem_mgmt) + se_restore_imem_state(priv); + + return 0; +} + +static const struct dev_pm_ops se_pm = { + RUNTIME_PM_OPS(se_suspend, se_resume, NULL) +}; + +static struct platform_driver se_driver = { + .driver = { + .name = "fsl-se-fw", + .of_match_table = se_match, + .pm = &se_pm, + }, + .probe = se_if_probe, + .remove = se_remove, +}; +MODULE_DEVICE_TABLE(of, se_match); + +module_platform_driver(se_driver); + +MODULE_AUTHOR("Pankaj Gupta "); +MODULE_DESCRIPTION("iMX Secure Enclave Driver."); +MODULE_LICENSE("GPL"); diff --git a/drivers/firmware/imx/se_ctrl.h b/drivers/firmware/imx/se_ctrl.h new file mode 100644 index 000000000000..7d4f439a6158 --- /dev/null +++ b/drivers/firmware/imx/se_ctrl.h @@ -0,0 +1,99 @@ +/* SPDX-License-Identifier: GPL-2.0+ */ +/* + * Copyright 2024 NXP + */ + +#ifndef SE_MU_H +#define SE_MU_H + +#include +#include +#include + +#define MAX_FW_LOAD_RETRIES 50 + +#define RES_STATUS(x) FIELD_GET(0x000000ff, x) +#define MESSAGING_VERSION_6 0x6 +#define MESSAGING_VERSION_7 0x7 + +struct se_imem_buf { + u8 *buf; + phys_addr_t phyaddr; + u32 size; +}; + +/* Header of the messages exchange with the EdgeLock Enclave */ +struct se_msg_hdr { + u8 ver; + u8 size; + u8 command; + u8 tag; +} __packed; + +#define SE_MU_HDR_SZ 4 + +struct se_api_msg { + struct se_msg_hdr header; + u32 data[]; +}; + +struct se_if_priv { + struct se_if_device_ctx *cmd_receiver_dev; + /* Update to the waiting_rsp_dev, to be protected + * under se_if_lock. + */ + struct se_if_device_ctx *waiting_rsp_dev; + /* + * prevent parallel access to the se interface registers + * e.g. a user trying to send a command while the other one is + * sending a response. + */ + struct mutex se_if_lock; + /* + * prevent a command to be sent on the se interface while another one is + * still processing. (response to a command is allowed) + */ + struct mutex se_if_cmd_lock; + struct device *dev; + u8 *mem_pool_name; + u8 cmd_tag; + u8 rsp_tag; + u8 success_tag; + u8 base_api_ver; + u8 fw_api_ver; + u32 fw_fail; + u16 soc_rev; + const void *info; + + struct mbox_client se_mb_cl; + struct mbox_chan *tx_chan, *rx_chan; + + /* Assignment of the rx_msg buffer to held till the + * received content as part callback function, is copied. + */ + struct se_api_msg *rx_msg; + struct completion done; + spinlock_t lock; + /* + * Flag to retain the state of initialization done at + * the time of se-if probe. + */ + uint32_t flags; + u8 max_dev_ctx; + struct se_if_device_ctx **ctxs; + struct se_imem_buf imem; +}; + +void *get_phy_buf_mem_pool(struct device *dev, + u8 *mem_pool_name, + dma_addr_t *buf, + u32 size); +phys_addr_t get_phy_buf_mem_pool1(struct device *dev, + u8 *mem_pool_name, + u32 **buf, + u32 size); +void free_phybuf_mem_pool(struct device *dev, + u8 *mem_pool_name, + u32 *buf, + u32 size); +#endif diff --git a/include/linux/firmware/imx/se_api.h b/include/linux/firmware/imx/se_api.h new file mode 100644 index 000000000000..c47f84906837 --- /dev/null +++ b/include/linux/firmware/imx/se_api.h @@ -0,0 +1,14 @@ +/* SPDX-License-Identifier: GPL-2.0+ */ +/* + * Copyright 2024 NXP + */ + +#ifndef __SE_API_H__ +#define __SE_API_H__ + +#include + +#define SOC_ID_OF_IMX8ULP 0x084D +#define SOC_ID_OF_IMX93 0x9300 + +#endif /* __SE_API_H__ */ From patchwork Mon Jun 17 07:29:43 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Pankaj Gupta X-Patchwork-Id: 13700281 Received: from EUR04-HE1-obe.outbound.protection.outlook.com (mail-he1eur04on2047.outbound.protection.outlook.com [40.107.7.47]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E8F0519067D for ; Mon, 17 Jun 2024 07:33:17 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.7.47 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718609601; cv=fail; b=XvH3x3aY1HExQo8d9JWm7ziTXJiy5EFg6uHskMa4ZxEyTwfrwsPcg6b6ucFmEEeu+fjwWnOglcinMED8DP0kpnC0H54yfYqB3J5IO5DlM6C9O2Rg8T0wkOR0p+jtQ9PDFFHFUAGB9u9KYsTE7gHA31q6Y7fCB4y4lhNBKyAVLcc= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718609601; c=relaxed/simple; bh=UAeoxkERvyNFVNKQmxYA26IQNnb7NkmrPXxwYi9uRYc=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=nwygWOl7+UR5D7Ty5eqdZiqT1TZV+pmxgZ7Hwp9Hpupu3HtCcjM01bjrF7PDzjCBCjD2S4IOrNQu1MP4JHhXdMMnT5s0TG6ZJrAwMcqmx/7H5q8+WonC1TMPSCgu4dW7ZAi7Y54+9YrPBFxMBxHk/gTsRBEbjxRjAFoN3qZZ4TY= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b=b39laBkW; arc=fail smtp.client-ip=40.107.7.47 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b="b39laBkW" ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=a70r34yanvPeneu803ClpiJyJUlLXsFJZknWY1HdQ0j5VBpUdhn91YBXWbm1jBcFV04n1C03LFAxMlS0ky5q2EfP7jccD2hqhdq3eJqvgIhu/N2W+GP4pvbDCkcZAT4PflgWO9QOaqR7ZYPjGte181+JX0i+Z5Z/fmJ031SRQ3NcR4rm7cdPyM87R5XWhhZghfhHU8tUFP3J7cuTVCT0tIhZJib/XD3Mr6suFZP6zDqQUuvLIS9EfKGJ6lCYwL4+bqlg6FAjrcyUzhSKt2eg+0+9fYMeFumdFM2mOiLccQxXsXXQsG1CkCNXtbyxRqslKr29+laGWM8+D6f6DrYglw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=fUUyEIHpuwUPRyncZWhiPgOMb3q8PWdIGVB35ovqT8A=; b=EXFKUKOInYEI1FZHm7pyynsqa/C37IhIm7lbBxClwlMm0Y+DmAb8FrBnkM7DofoIHLvHre9K+e4BHu0q9K9GZqlvUIVwP/c/vM2Hy3lg6VQhgsjzw5qcaRm+kM8XhEeLH2eeBZVmUQbAkPel5jqyl90TIhc6PLLg41ARoUd44+AePkM7xeTSMG0QFnnig6K99w1R5LIiiKPeMmL1agMGlXLTWWaNNKNZQ37TcpY+eHeoJGPmecpMMJmpG3XYz1ztwhtU5O0vGRVEy2POomH/1Xy5B0IBa3XmbQzCWzKDobd1cv99Jd9FgjSFZl8rYzkf2uU0+ARmcvEuNBhfNPr7Yw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=fUUyEIHpuwUPRyncZWhiPgOMb3q8PWdIGVB35ovqT8A=; b=b39laBkWOM47A7vejKKqpbLOWKv8YTRZZgYskaRlMWwDGAkX1r2C8bY3akpGvDxMA6Dh1ZL3FxI8uZU6ExhtBfIYg6bakWxFz+GSJ1Du6tAV+Dloqoz1YMYZZ14FJBw6SgnYBB2xISqC0C3l2xuYUvfERrMoiEn7kzeRhH/1Yn0= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) by DB9PR04MB9891.eurprd04.prod.outlook.com (2603:10a6:10:4c3::20) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7677.29; Mon, 17 Jun 2024 07:33:13 +0000 Received: from AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827]) by AM9PR04MB8604.eurprd04.prod.outlook.com ([fe80::e751:223e:aa3d:5827%3]) with mapi id 15.20.7677.030; Mon, 17 Jun 2024 07:33:13 +0000 From: Pankaj Gupta Date: Mon, 17 Jun 2024 12:59:43 +0530 Subject: [PATCH v3 5/5] firmware: imx: adds miscdev Message-Id: <20240617-imx-se-if-v3-5-a7d28dea5c4a@nxp.com> References: <20240617-imx-se-if-v3-0-a7d28dea5c4a@nxp.com> In-Reply-To: <20240617-imx-se-if-v3-0-a7d28dea5c4a@nxp.com> To: Jonathan Corbet , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , Pankaj Gupta , Rob Herring , Krzysztof Kozlowski Cc: linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org X-Mailer: b4 0.13.0 X-Developer-Signature: v=1; a=ed25519-sha256; t=1718609402; l=32911; i=pankaj.gupta@nxp.com; s=20240523; h=from:subject:message-id; bh=UAeoxkERvyNFVNKQmxYA26IQNnb7NkmrPXxwYi9uRYc=; b=7TUdg1lJSYsZdY4PxAjrG6tyI3BIKhcrAgabQXPPpQi7ZcT/b2Ifa23buTBfku5aim21rgWd7 hNxN0uVFXFACVGXZxKlp1qcagydeoGcL9ciM6VTku785r2ioR9M336j X-Developer-Key: i=pankaj.gupta@nxp.com; a=ed25519; pk=OA0pBQoupy5lV0XfKzD8B0OOBVB6tpAoIf+0x1bYGRg= X-ClientProxiedBy: SI1PR02CA0036.apcprd02.prod.outlook.com (2603:1096:4:1f6::20) To AM9PR04MB8604.eurprd04.prod.outlook.com (2603:10a6:20b:43b::21) Precedence: bulk X-Mailing-List: imx@lists.linux.dev List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AM9PR04MB8604:EE_|DB9PR04MB9891:EE_ X-MS-Office365-Filtering-Correlation-Id: 9721e126-842d-476b-f663-08dc8e9fbf04 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230037|52116011|7416011|376011|1800799021|366013|38350700011|921017; X-Microsoft-Antispam-Message-Info: =?utf-8?q?A1wqzi6QqQI3hC270zy8Y6oAI+bUrOs?= =?utf-8?q?k+K7S6Zh1e8yErsoQPMnw4ijsS5dbwcAyS24s2kidr0118BAll1H8V2RK1rRPdbw/?= =?utf-8?q?eNJsoZ7tNSVRlJcsVg/vRc3exo82+6l74/9mftC0sYy2Q+SEo5hs2rkcLJ7kIulwh?= =?utf-8?q?lFqVSw7SA9da2SWA2dFysOcsa16TeXEYGDsXGQ7lbInknbT3atU5vsPHyPYfkD2EN?= =?utf-8?q?tAmg9lpMUDcVb+rGocfx6Nzm+ntkCHhSee3U6QpdmhregFAwIwjsVjQfUZ+KOYZLi?= =?utf-8?q?6vK8aXQlV2HSN7LrNXIvqeqRM2OzSra2t3ZY8c2SyVhutg3rXwGlyD5/K2UVpwnHl?= =?utf-8?q?NwNmKR3MJUe9REzdGEaDVb+mWYGSxWkjUy1LDU2doqPs1KJVjRB57xB+lqce7wwA8?= =?utf-8?q?dwrE/zH0QTsZND8NqgQJjU6TRYGB6aJNXWiyL8P5Ya9s3Q8rWA8Yl4R9Svd6uDnlY?= =?utf-8?q?iTVNm3gXKnUsBXRUDtUB+KTe0qJkS3CDwda72gAz0WK2cm5dcJwg+iPJYeGW5ZoM/?= =?utf-8?q?bSivkNihmeZjTVzLXfp7iXyr/YCrJh3IZbcKhbLM77nowfk9AcnBIUEYcgvAWZo44?= =?utf-8?q?q6kCTFPou2UuO9C6WQGWIl1yWdjD5Mc7UQWDIxb1uITZKgxyzT+6DxXWBXEVjLk3q?= =?utf-8?q?9yejB6biJJqDzvVG4hkhG2Ir3jFmHrODNrUGx3VS2bQEyyaCaAQQvRLSfNPWF6WYz?= =?utf-8?q?2sMVr7ENJmvvaFC0oFlIj7tAjCBeOh1sEzLirNuVdycZ1GIrJ+4xOVdKgg6jJ+yDA?= =?utf-8?q?4MctCMhhLSAHs/KyyUMb4Vc9qwsDOf/pVw08Qgns9famzXVPKwJZxateSr2KQJ4zo?= =?utf-8?q?bxf6Cp9b9j2GXeC1f2syg3jRWVnZKB5Lt6w1wcjOk/FSNhPPkqUz6QUhIpUZxAZWy?= =?utf-8?q?vTRQPGpmrFSUzHlIDQklZiXj28rmp35crcDJNsaG7pQXZC2hAc+7pDNcIvMcwxR0U?= =?utf-8?q?oHzdcOJN1w0+cCLXMEEz9dTXDfb3OQdsZk/U/esiyp6AbnGfE2xFOTkeuEFa0bOUG?= =?utf-8?q?HCXK7wcxE14qiMVqVCEbDGP1sKPmRBXK1Lp094wtTs/WiYzSdnr8nIM/fvtudEdZk?= =?utf-8?q?PUHsjKLaZw8SjE82rfIs07zVVbtZ4vwejwEfJftlJ24sUDQoYyO0OYNt9ft0BrzBg?= =?utf-8?q?MilHzCT7Tr20HtL08nXSzoK7PsRyWPDy6TaHsbxOFsfpWZF/J0YXRxQ/VdOuIaz3n?= =?utf-8?q?4d0ERvyj0jZXGkcACzp2vsnFP3hui7ZA9PLHS6sUp4GZhB3KRKLfmv372pA4NyQs4?= =?utf-8?q?Em4+EACA4FFDjeXQIP621nvXlacbCZwjZtA=3D=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AM9PR04MB8604.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230037)(52116011)(7416011)(376011)(1800799021)(366013)(38350700011)(921017);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?iAyzByP3jxAoXsTG5MUHcDm9hfw9?= =?utf-8?q?9+DLoQf8QZ7i40yxu9PYwCR8fJUSoMck06HP+MAlBarFv2UiLsm1hX03Rp9kE0w+r?= =?utf-8?q?kUyiCxYIcIh1HqVqMOXRpMKVJxj9+74RuR9cpWlmsTak/RbSufdPYUXAW2HeDMDLN?= =?utf-8?q?Svn6kgNqaLXWs5vLZq25Yq80gIC9kj1jKqgz7N+MOPTn3jcOkbUUxq6MejzWEoe+q?= =?utf-8?q?wGLenGtM0xnuphoDi2FibBSP3YzEwdMaiARXZ36JnFYrO/NHaxNEEaAE41jxVbXHR?= =?utf-8?q?X539mvzbD2wRETqiSmXZAIMluc5fk3uA5JOPvF6ZT/xlUtJcDK7Lf3VzhOAYmobpV?= =?utf-8?q?A/8f2uqO6Mk6Ht8NO+NOh54y9fMhidAbf3RelSBqEdyUChe8o0pyJZwPSP/13pgST?= =?utf-8?q?O5VvRET6cuOAo9qnU9JbZTcLirwD+BtZ32J+gwQv9rji/aqKbvG5Z0fogXl4jPuZc?= =?utf-8?q?H8AbOWFM3MAXtN0blgazdjCOSuW9J0EfQZHytYb77wTUXGfpCE1dAUk06MFgMbC4p?= =?utf-8?q?DsbDjGXqi1wnrKuF24x0GVJOC138+ITsl2kjJfQCWGDnqRXj8XoKcGqWwSnzddLVO?= =?utf-8?q?/cs4KGbmRpEerTOEAGR1wTrSNZY6scvpRhwb3R+WnxO0T3S4lHO+6+YZ+1HtJ9nyY?= =?utf-8?q?YjioxcSom20iTFVDQun35CaJN9IgDzca5zRzdCAZOLE7NVeRZDrNpH8mszC5/s9ko?= =?utf-8?q?3DwNlH5yF3VbofFQqJyKGMcr23SGq2xTI2ijQpvZEcvRBoaMr2oBsgF3irJx6dnMZ?= =?utf-8?q?f5dPNIZ4+LXjcsON15pDhMX1mpgpaJcC75PKumD1qpOl7ZT0lfeSaHiBAAjfqVcJ9?= =?utf-8?q?4nTo7CyX6KszOgcVEFX9FFlR4iEccm6q2KN9BGfWSgyweS30CPWDnlZBMZSJa9asd?= =?utf-8?q?BeC7qdC2wU/NbmnyZ1/nSpJINfGRV/MJUL0TCj3pZVf+v6RD7uSOI9NiyZrVA5TqO?= =?utf-8?q?SVO2GajVJ39v81TlcdQ6wh3Bzn4cBXNSBvYQu7KyQVLmCYt00O/2DE2LU/mIaC4Bh?= =?utf-8?q?9khEJMSBXuoY6+xuwdZV+EnBV8iyzaT6h6NZJaNVMpFHHDfSdeE/hZuylw63cPwbe?= =?utf-8?q?+0nxlxY+TPO2sOI9uwyXxObZCA7S7dMzC+rLsOKgzM1JGgL1i2R58ddS4Pk/4CNAJ?= =?utf-8?q?THs4os3ZES86LrZDpr+t/St9K9ybAAVzmkabbeEH5loR/NnJvD/d45EgnGLWdhutD?= =?utf-8?q?pzqAr5Twcn/e5eoeevABLFqPsAXPITTMyj0CHEKl3itYXX3m8LeLHmY6q0HCFXiJ7?= =?utf-8?q?EkefWRULszM/P7X0IdaKTXkXr+vR0HwiJq3dVldQ4M06+AEZXh40K/9WN1qxhu+49?= =?utf-8?q?i+XegiOU456Wk4wQe0diS2+25UPsTrlcM+n6z/V6UFM/4Ir4ZbFkxRMqxsEXz44tu?= =?utf-8?q?JBX61oV8E47emMIWpSXDhXqBbi2E1tvVuaZLfhYM9v4ZG8yQWmP2MiwDGFcADgqKX?= =?utf-8?q?+ixjjO4kdOYAwk3Vg+t3AcB1GqKfPynSCNm+5n6WK1Lif0pTZDiuNAB3jP4jsn+A5?= =?utf-8?q?UXfzVG0E3nKz?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 9721e126-842d-476b-f663-08dc8e9fbf04 X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8604.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 17 Jun 2024 07:33:13.7285 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: l+CpWwzikZFo6HETTnhpLbzDfiJRiMUr5Tce44+Drvy1xGydT9BciQevycnewrUHo5zJ7HRGu1+5+udekvgI9g== X-MS-Exchange-Transport-CrossTenantHeadersStamped: DB9PR04MB9891 Adds the driver for communication interface to secure-enclave, for exchanging messages with NXP secure enclave HW IP(s) like EdgeLock Enclave from: - User-Space Applications via character driver. ABI documentation for the NXP secure-enclave driver. User-space library using this driver: - i.MX Secure Enclave library: -- URL: https://github.com/nxp-imx/imx-secure-enclave.git, - i.MX Secure Middle-Ware: -- URL: https://github.com/nxp-imx/imx-smw.git Signed-off-by: Pankaj Gupta --- Documentation/ABI/testing/se-cdev | 42 +++ drivers/firmware/imx/ele_common.c | 153 ++++++++- drivers/firmware/imx/ele_common.h | 4 + drivers/firmware/imx/se_ctrl.c | 694 ++++++++++++++++++++++++++++++++++++++ drivers/firmware/imx/se_ctrl.h | 49 +++ include/uapi/linux/se_ioctl.h | 94 ++++++ 6 files changed, 1034 insertions(+), 2 deletions(-) diff --git a/Documentation/ABI/testing/se-cdev b/Documentation/ABI/testing/se-cdev new file mode 100644 index 000000000000..699525af6b86 --- /dev/null +++ b/Documentation/ABI/testing/se-cdev @@ -0,0 +1,42 @@ +What: /dev/_mu[0-9]+_ch[0-9]+ +Date: May 2024 +KernelVersion: 6.8 +Contact: linux-imx@nxp.com, pankaj.gupta@nxp.com +Description: + NXP offers multiple hardware IP(s) for secure-enclaves like EdgeLock- + Enclave(ELE), SECO. The character device file-descriptors + /dev/_mu*_ch* are the interface between user-space NXP's secure- + enclave shared-library and the kernel driver. + + The ioctl(2)-based ABI is defined and documented in + [include] + ioctl(s) are used primarily for: + - shared memory management + - allocation of I/O buffers + - get mu info + - setting a dev-ctx as receiver that is slave to fw + - get SoC info + + The following file operations are supported: + + open(2) + Currently the only useful flags are O_RDWR. + + read(2) + Every read() from the opened character device context is waiting on + wakeup_intruptible, that gets set by the registered mailbox callback + function; indicating a message received from the firmware on message- + unit. + + write(2) + Every write() to the opened character device context needs to acquire + mailbox_lock, before sending message on to the message unit. + + close(2) + Stops and free up the I/O contexts that was associated + with the file descriptor. + +Users: https://github.com/nxp-imx/imx-secure-enclave.git, + https://github.com/nxp-imx/imx-smw.git + crypto/skcipher, + drivers/nvmem/imx-ocotp-ele.c diff --git a/drivers/firmware/imx/ele_common.c b/drivers/firmware/imx/ele_common.c index 0139748f7150..3d608a851962 100644 --- a/drivers/firmware/imx/ele_common.c +++ b/drivers/firmware/imx/ele_common.c @@ -78,12 +78,146 @@ int imx_ele_msg_send_rcv(struct se_if_priv *priv, void *tx_msg, void *rx_msg) return err; } +int imx_ele_miscdev_msg_rcv(struct se_if_device_ctx *dev_ctx, + void *rx_buf, + int rx_buf_sz) +{ + struct se_msg_hdr *header; + u32 size_to_copy; + int err; + + err = wait_event_interruptible(dev_ctx->wq, dev_ctx->pending_hdr != 0); + if (err) + dev_err(dev_ctx->dev, + "%s: Err[0x%x]:Interrupted by signal.\n", + dev_ctx->miscdev.name, err); + + header = (struct se_msg_hdr *) dev_ctx->temp_resp; + + if (header->tag == dev_ctx->priv->rsp_tag) { + if (dev_ctx->priv->waiting_rsp_dev != dev_ctx) { + dev_warn(dev_ctx->dev, + "%s: Device context waiting for response mismatch.\n", + dev_ctx->miscdev.name); + err = -EPERM; + } + } + + dev_dbg(dev_ctx->dev, + "%s: %s %s\n", + dev_ctx->miscdev.name, + __func__, + "message received, start transmit to user"); + + /* + * Check that the size passed as argument is larger than + * the one carried in the message. + */ + size_to_copy = dev_ctx->temp_resp_size << 2; + if (size_to_copy > rx_buf_sz) { + dev_dbg(dev_ctx->dev, + "%s: User buffer too small (%d < %d)\n", + dev_ctx->miscdev.name, + rx_buf_sz, size_to_copy); + size_to_copy = rx_buf_sz; + } + + /* We may need to copy the output data to user before + * delivering the completion message. + */ + err = se_dev_ctx_cpy_out_data(dev_ctx); + if (err < 0) + goto exit; + + /* Copy data from the buffer */ + print_hex_dump_debug("to user ", DUMP_PREFIX_OFFSET, 4, 4, + dev_ctx->temp_resp, size_to_copy, false); + if (copy_to_user(rx_buf, dev_ctx->temp_resp, size_to_copy)) { + dev_err(dev_ctx->dev, + "%s: Failed to copy to user\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + + err = size_to_copy; +exit: + + /* free memory allocated on the shared buffers. */ + dev_ctx->secure_mem.pos = 0; + dev_ctx->non_secure_mem.pos = 0; + + dev_ctx->pending_hdr = 0; + se_dev_ctx_shared_mem_cleanup(dev_ctx); + + return err; +} + +int imx_ele_miscdev_msg_send(struct se_if_device_ctx *dev_ctx, + void *tx_msg, int tx_msg_sz) +{ + struct se_if_priv *priv = dev_ctx->priv; + struct se_msg_hdr *header; + u32 size_to_send; + int err; + + header = (struct se_msg_hdr *) tx_msg; + + /* + * Check that the size passed as argument matches the size + * carried in the message. + */ + size_to_send = header->size << 2; + + if (size_to_send != tx_msg_sz) { + err = -EINVAL; + dev_err(priv->dev, + "%s: User buffer header size mismatced with input size.\n", + dev_ctx->miscdev.name); + goto exit; + } + /* Check the message is valid according to tags */ + if (header->tag == priv->rsp_tag) { + /* Check the device context can send the command */ + if (dev_ctx != priv->cmd_receiver_dev) { + dev_err(priv->dev, + "%s: Channel not configured to send resp to FW.", + dev_ctx->miscdev.name); + err = -EPERM; + goto exit; + } + } else if (header->tag == priv->cmd_tag) { + if (priv->waiting_rsp_dev != dev_ctx) { + dev_err(priv->dev, + "%s: Channel not configured to send cmd to FW.", + dev_ctx->miscdev.name); + err = -EPERM; + goto exit; + } + lockdep_assert_held(&priv->se_if_cmd_lock); + } else { + dev_err(priv->dev, + "%s: The message does not have a valid TAG\n", + dev_ctx->miscdev.name); + err = -EINVAL; + goto exit; + } + err = imx_ele_msg_send(priv, tx_msg); + if (err < 0) + goto exit; + + err = size_to_send; +exit: + return err; +} + /* * Callback called by mailbox FW, when data is received. */ void se_if_rx_callback(struct mbox_client *mbox_cl, void *msg) { struct device *dev = mbox_cl->dev; + struct se_if_device_ctx *dev_ctx; struct se_if_priv *priv; struct se_msg_hdr *header; @@ -97,8 +231,15 @@ void se_if_rx_callback(struct mbox_client *mbox_cl, void *msg) header = (struct se_msg_hdr *) msg; - if (header->tag == priv->rsp_tag) { - if (!priv->waiting_rsp_dev) { + /* Incoming command: wake up the receiver if any. */ + if (header->tag == priv->cmd_tag) { + dev_dbg(dev, "Selecting cmd receiver\n"); + dev_ctx = priv->cmd_receiver_dev; + } else if (header->tag == priv->rsp_tag) { + if (priv->waiting_rsp_dev) { + dev_dbg(dev, "Selecting rsp waiter\n"); + dev_ctx = priv->waiting_rsp_dev; + } else { /* * Reading the EdgeLock Enclave response * to the command, sent by other @@ -116,6 +257,14 @@ void se_if_rx_callback(struct mbox_client *mbox_cl, void *msg) *((u32 *) header)); return; } + /* Init reception */ + memcpy(dev_ctx->temp_resp, msg, header->size << 2); + + dev_ctx->temp_resp_size = header->size; + + /* Allow user to read */ + dev_ctx->pending_hdr = 1; + wake_up_interruptible(&dev_ctx->wq); } int validate_rsp_hdr(struct se_if_priv *priv, diff --git a/drivers/firmware/imx/ele_common.h b/drivers/firmware/imx/ele_common.h index 24569ad29a1f..ea443a9f7ad0 100644 --- a/drivers/firmware/imx/ele_common.h +++ b/drivers/firmware/imx/ele_common.h @@ -14,6 +14,10 @@ #define IMX_ELE_FW_DIR "imx/ele/" uint32_t imx_se_add_msg_crc(uint32_t *msg, uint32_t msg_len); +int imx_ele_miscdev_msg_rcv(struct se_if_device_ctx *dev_ctx, + void *rx_msg, int rx_msg_sz); +int imx_ele_miscdev_msg_send(struct se_if_device_ctx *dev_ctx, + void *tx_msg, int tx_msg_sz); int imx_ele_msg_rcv(struct se_if_priv *priv); int imx_ele_msg_send(struct se_if_priv *priv, void *tx_msg); int imx_ele_msg_send_rcv(struct se_if_priv *priv, void *tx_msg, void *rx_msg); diff --git a/drivers/firmware/imx/se_ctrl.c b/drivers/firmware/imx/se_ctrl.c index a7a7cacb4416..c018a4f728d0 100644 --- a/drivers/firmware/imx/se_ctrl.c +++ b/drivers/firmware/imx/se_ctrl.c @@ -23,6 +23,7 @@ #include #include #include +#include #include "ele_base_msg.h" #include "ele_common.h" @@ -236,6 +237,605 @@ static int imx_fetch_se_soc_info(struct se_if_priv *priv, return 0; } +static int se_ioctl_cmd_snd_rcv_rsp_handler(struct se_if_device_ctx *dev_ctx, + u64 arg) +{ + struct se_if_priv *priv = dev_get_drvdata(dev_ctx->dev); + struct se_ioctl_cmd_snd_rcv_rsp_info cmd_snd_rcv_rsp_info; + struct se_api_msg *tx_msg __free(kfree) = NULL; + struct se_api_msg *rx_msg __free(kfree) = NULL; + int err = 0; + + if (copy_from_user(&cmd_snd_rcv_rsp_info, (u8 *)arg, + sizeof(struct se_ioctl_cmd_snd_rcv_rsp_info))) { + dev_err(dev_ctx->priv->dev, + "%s: Failed to copy cmd_snd_rcv_rsp_info from user\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + + if (cmd_snd_rcv_rsp_info.tx_buf_sz < SE_MU_HDR_SZ) { + dev_err(dev_ctx->priv->dev, + "%s: User buffer too small(%d < %d)\n", + dev_ctx->miscdev.name, + cmd_snd_rcv_rsp_info.tx_buf_sz, + SE_MU_HDR_SZ); + err = -ENOSPC; + goto exit; + } + + rx_msg = kzalloc(cmd_snd_rcv_rsp_info.rx_buf_sz, GFP_KERNEL); + if (!rx_msg) { + err = -ENOMEM; + goto exit; + } + + tx_msg = memdup_user(cmd_snd_rcv_rsp_info.tx_buf, + cmd_snd_rcv_rsp_info.tx_buf_sz); + if (IS_ERR(tx_msg)) { + err = PTR_ERR(tx_msg); + goto exit; + } + + if (tx_msg->header.tag != priv->cmd_tag) { + err = -EINVAL; + goto exit; + } + + scoped_guard(mutex, &priv->se_if_cmd_lock); + priv->waiting_rsp_dev = dev_ctx; + + /* Device Context that is assigned to be a + * FW's command receiver, has pre-allocated buffer. + */ + if (dev_ctx != priv->cmd_receiver_dev) + dev_ctx->temp_resp = rx_msg; + + err = imx_ele_miscdev_msg_send(dev_ctx, + tx_msg, + cmd_snd_rcv_rsp_info.tx_buf_sz); + cmd_snd_rcv_rsp_info.tx_buf_sz = err; + if (err < 0) + goto exit; + + err = imx_ele_miscdev_msg_rcv(dev_ctx, + cmd_snd_rcv_rsp_info.rx_buf, + cmd_snd_rcv_rsp_info.rx_buf_sz); + + cmd_snd_rcv_rsp_info.rx_buf_sz = err; + priv->waiting_rsp_dev = NULL; + if (dev_ctx != priv->cmd_receiver_dev) + dev_ctx->temp_resp = NULL; + +exit: + if (copy_to_user((void *)arg, &cmd_snd_rcv_rsp_info, + sizeof(cmd_snd_rcv_rsp_info))) { + dev_err(dev_ctx->priv->dev, + "%s: Failed to copy cmd_snd_rcv_rsp_info from user\n", + dev_ctx->miscdev.name); + err = -EFAULT; + } + return err; +} + +/* + * File operations for user-space + */ + +/* Write a message to the MU. */ +static ssize_t se_if_fops_write(struct file *fp, const char __user *buf, + size_t size, loff_t *ppos) +{ + struct se_api_msg *tx_msg __free(kfree) = NULL; + struct se_if_device_ctx *dev_ctx; + struct se_if_priv *priv; + int err; + + dev_ctx = container_of(fp->private_data, + struct se_if_device_ctx, + miscdev); + priv = dev_ctx->priv; + dev_dbg(priv->dev, + "%s: write from buf (%p)%zu, ppos=%lld\n", + dev_ctx->miscdev.name, + buf, size, ((ppos) ? *ppos : 0)); + + if (down_interruptible(&dev_ctx->fops_lock)) + return -EBUSY; + + if (dev_ctx->status != SE_IF_CTX_OPENED) { + err = -EINVAL; + goto exit; + } + + if (size < SE_MU_HDR_SZ) { + dev_err(priv->dev, + "%s: User buffer too small(%zu < %d)\n", + dev_ctx->miscdev.name, + size, SE_MU_HDR_SZ); + err = -ENOSPC; + goto exit; + } + tx_msg = memdup_user(buf, size); + if (IS_ERR(tx_msg)) { + err = PTR_ERR(tx_msg); + goto exit; + } + + print_hex_dump_debug("from user ", DUMP_PREFIX_OFFSET, 4, 4, + tx_msg, size, false); + + err = imx_ele_miscdev_msg_send(dev_ctx, tx_msg, size); + +exit: + up(&dev_ctx->fops_lock); + return err; +} + +/* + * Read a message from the MU. + * Blocking until a message is available. + */ +static ssize_t se_if_fops_read(struct file *fp, char __user *buf, + size_t size, loff_t *ppos) +{ + struct se_if_device_ctx *dev_ctx; + struct se_if_priv *priv; + int err; + + dev_ctx = container_of(fp->private_data, + struct se_if_device_ctx, + miscdev); + priv = dev_ctx->priv; + dev_dbg(priv->dev, + "%s: read to buf %p(%zu), ppos=%lld\n", + dev_ctx->miscdev.name, + buf, size, ((ppos) ? *ppos : 0)); + + if (down_interruptible(&dev_ctx->fops_lock)) + return -EBUSY; + + if (dev_ctx->status != SE_IF_CTX_OPENED) { + err = -EINVAL; + goto exit; + } + + err = imx_ele_miscdev_msg_rcv(dev_ctx, buf, size); + +exit: + up(&dev_ctx->fops_lock); + return err; +} + +static int se_ioctl_get_mu_info(struct se_if_device_ctx *dev_ctx, + u64 arg) +{ + struct se_if_priv *priv = dev_get_drvdata(dev_ctx->dev); + struct imx_se_node_info *if_node_info; + struct se_ioctl_get_if_info info; + int err = 0; + + if_node_info = (struct imx_se_node_info *)priv->info; + + info.se_if_id = if_node_info->se_if_id; + info.interrupt_idx = 0; + info.tz = 0; + info.did = if_node_info->se_if_did; + info.cmd_tag = if_node_info->cmd_tag; + info.rsp_tag = if_node_info->rsp_tag; + info.success_tag = if_node_info->success_tag; + info.base_api_ver = if_node_info->base_api_ver; + info.fw_api_ver = if_node_info->fw_api_ver; + + dev_dbg(priv->dev, + "%s: info [se_if_id: %d, irq_idx: %d, tz: 0x%x, did: 0x%x]\n", + dev_ctx->miscdev.name, + info.se_if_id, info.interrupt_idx, info.tz, info.did); + + if (copy_to_user((u8 *)arg, &info, sizeof(info))) { + dev_err(dev_ctx->priv->dev, + "%s: Failed to copy mu info to user\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + +exit: + return err; +} + +/* Need to copy the output data to user-device context. + */ +int se_dev_ctx_cpy_out_data(struct se_if_device_ctx *dev_ctx) +{ + struct se_buf_desc *b_desc, *temp; + + list_for_each_entry_safe(b_desc, temp, &dev_ctx->pending_out, link) { + if (b_desc->usr_buf_ptr && b_desc->shared_buf_ptr) { + + dev_dbg(dev_ctx->dev, + "%s: Copy output data to user\n", + dev_ctx->miscdev.name); + if (copy_to_user(b_desc->usr_buf_ptr, + b_desc->shared_buf_ptr, + b_desc->size)) { + dev_err(dev_ctx->dev, + "%s: Failure copying output data to user.", + dev_ctx->miscdev.name); + return -EFAULT; + } + } + + if (b_desc->shared_buf_ptr) + memset(b_desc->shared_buf_ptr, 0, b_desc->size); + + list_del(&b_desc->link); + kfree(b_desc); + } + return 0; +} + +/* + * Clean the used Shared Memory space, + * whether its Input Data copied from user buffers, or + * Data received from FW. + */ +void se_dev_ctx_shared_mem_cleanup(struct se_if_device_ctx *dev_ctx) +{ + struct list_head *dev_ctx_lists[] = {&dev_ctx->pending_in, + &dev_ctx->pending_out}; + struct se_buf_desc *b_desc, *temp; + int i; + + for (i = 0; i < 2; i++) { + list_for_each_entry_safe(b_desc, temp, + dev_ctx_lists[i], link) { + + if (!b_desc) + continue; + + if (b_desc->shared_buf_ptr) + memset(b_desc->shared_buf_ptr, 0, b_desc->size); + + list_del(&b_desc->link); + kfree(b_desc); + } + } +} + +/* + * Copy a buffer of data to/from the user and return the address to use in + * messages + */ +static int se_ioctl_setup_iobuf_handler(struct se_if_device_ctx *dev_ctx, + u64 arg) +{ + struct se_shared_mem *shared_mem = NULL; + struct se_ioctl_setup_iobuf io = {0}; + struct se_buf_desc *b_desc = NULL; + int err = 0; + u32 pos; + + if (copy_from_user(&io, (u8 *)arg, sizeof(io))) { + dev_err(dev_ctx->priv->dev, + "%s: Failed copy iobuf config from user\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + + dev_dbg(dev_ctx->priv->dev, + "%s: io [buf: %p(%d) flag: %x]\n", + dev_ctx->miscdev.name, + io.user_buf, io.length, io.flags); + + if (io.length == 0 || !io.user_buf) { + /* + * Accept NULL pointers since some buffers are optional + * in FW commands. In this case we should return 0 as + * pointer to be embedded into the message. + * Skip all data copy part of code below. + */ + io.ele_addr = 0; + goto copy; + } + + /* Select the shared memory to be used for this buffer. */ + if (io.flags & SE_MU_IO_FLAGS_USE_SEC_MEM) { + /* App requires to use secure memory for this buffer.*/ + dev_err(dev_ctx->priv->dev, + "%s: Failed allocate SEC MEM memory\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } else { + /* No specific requirement for this buffer. */ + shared_mem = &dev_ctx->non_secure_mem; + } + + /* Check there is enough space in the shared memory. */ + if (shared_mem->size < shared_mem->pos || + round_up(io.length, 8u) >= (shared_mem->size - shared_mem->pos)) { + dev_err(dev_ctx->priv->dev, + "%s: Not enough space in shared memory\n", + dev_ctx->miscdev.name); + err = -ENOMEM; + goto exit; + } + + /* Allocate space in shared memory. 8 bytes aligned. */ + pos = shared_mem->pos; + shared_mem->pos += round_up(io.length, 8u); + io.ele_addr = (u64)shared_mem->dma_addr + pos; + + if ((io.flags & SE_MU_IO_FLAGS_USE_SEC_MEM) && + !(io.flags & SE_MU_IO_FLAGS_USE_SHORT_ADDR)) { + /*Add base address to get full address.*/ + dev_err(dev_ctx->priv->dev, + "%s: Failed allocate SEC MEM memory\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + + memset(shared_mem->ptr + pos, 0, io.length); + if ((io.flags & SE_IO_BUF_FLAGS_IS_INPUT) || + (io.flags & SE_IO_BUF_FLAGS_IS_IN_OUT)) { + /* + * buffer is input: + * copy data from user space to this allocated buffer. + */ + if (copy_from_user(shared_mem->ptr + pos, io.user_buf, + io.length)) { + dev_err(dev_ctx->priv->dev, + "%s: Failed copy data to shared memory\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + } + + b_desc = kzalloc(sizeof(*b_desc), GFP_KERNEL); + if (!b_desc) { + err = -ENOMEM; + goto exit; + } + +copy: + /* Provide the EdgeLock Enclave address to user space only if success.*/ + if (copy_to_user((u8 *)arg, &io, sizeof(io))) { + dev_err(dev_ctx->priv->dev, + "%s: Failed to copy iobuff setup to user\n", + dev_ctx->miscdev.name); + kfree(b_desc); + err = -EFAULT; + goto exit; + } + + if (b_desc) { + b_desc->shared_buf_ptr = shared_mem->ptr + pos; + b_desc->usr_buf_ptr = io.user_buf; + b_desc->size = io.length; + + if (io.flags & SE_IO_BUF_FLAGS_IS_INPUT) { + /* + * buffer is input: + * add an entry in the "pending input buffers" list so + * that copied data can be cleaned from shared memory + * later. + */ + list_add_tail(&b_desc->link, &dev_ctx->pending_in); + } else { + /* + * buffer is output: + * add an entry in the "pending out buffers" list so data + * can be copied to user space when receiving Secure-Enclave + * response. + */ + list_add_tail(&b_desc->link, &dev_ctx->pending_out); + } + } + +exit: + return err; +} + +/* IOCTL to provide SoC information */ +static int se_ioctl_get_se_soc_info_handler(struct se_if_device_ctx *dev_ctx, + u64 arg) +{ + struct imx_se_node_info_list *info_list; + struct se_ioctl_get_soc_info soc_info; + int err = -EINVAL; + + info_list = (struct imx_se_node_info_list *) + device_get_match_data(dev_ctx->priv->dev); + if (!info_list) + goto exit; + + soc_info.soc_id = info_list->soc_id; + soc_info.soc_rev = dev_ctx->priv->soc_rev; + + err = (int)copy_to_user((u8 *)arg, (u8 *)(&soc_info), sizeof(soc_info)); + if (err) { + dev_err(dev_ctx->priv->dev, + "%s: Failed to copy soc info to user\n", + dev_ctx->miscdev.name); + err = -EFAULT; + goto exit; + } + +exit: + return err; +} + +/* Open a character device. */ +static int se_if_fops_open(struct inode *nd, struct file *fp) +{ + struct se_if_device_ctx *dev_ctx = container_of(fp->private_data, + struct se_if_device_ctx, + miscdev); + int err = 0; + + /* Avoid race if opened at the same time */ + if (down_trylock(&dev_ctx->fops_lock)) + return -EBUSY; + + /* Authorize only 1 instance. */ + if (dev_ctx->status != SE_IF_CTX_FREE) { + err = -EBUSY; + goto exit; + } + + /* + * Allocate some memory for data exchanges with S40x. + * This will be used for data not requiring secure memory. + */ + dev_ctx->non_secure_mem.ptr = dmam_alloc_coherent(dev_ctx->dev, + MAX_DATA_SIZE_PER_USER, + &dev_ctx->non_secure_mem.dma_addr, + GFP_KERNEL); + if (!dev_ctx->non_secure_mem.ptr) { + err = -ENOMEM; + goto exit; + } + + dev_ctx->non_secure_mem.size = MAX_DATA_SIZE_PER_USER; + dev_ctx->non_secure_mem.pos = 0; + dev_ctx->status = SE_IF_CTX_OPENED; + + dev_ctx->pending_hdr = 0; + + goto exit; + + dmam_free_coherent(dev_ctx->priv->dev, MAX_DATA_SIZE_PER_USER, + dev_ctx->non_secure_mem.ptr, + dev_ctx->non_secure_mem.dma_addr); + +exit: + up(&dev_ctx->fops_lock); + return err; +} + +/* Close a character device. */ +static int se_if_fops_close(struct inode *nd, struct file *fp) +{ + struct se_if_device_ctx *dev_ctx = container_of(fp->private_data, + struct se_if_device_ctx, + miscdev); + struct se_if_priv *priv = dev_ctx->priv; + + /* Avoid race if closed at the same time */ + if (down_trylock(&dev_ctx->fops_lock)) + return -EBUSY; + + /* The device context has not been opened */ + if (dev_ctx->status != SE_IF_CTX_OPENED) + goto exit; + + /* check if this device was registered as command receiver. */ + if (priv->cmd_receiver_dev == dev_ctx) { + priv->cmd_receiver_dev = NULL; + kfree(dev_ctx->temp_resp); + } + + /* check if this device was registered as waiting response. */ + if (priv->waiting_rsp_dev == dev_ctx) { + priv->waiting_rsp_dev = NULL; + mutex_unlock(&priv->se_if_cmd_lock); + } + + /* Unmap secure memory shared buffer. */ + if (dev_ctx->secure_mem.ptr) + devm_iounmap(dev_ctx->dev, dev_ctx->secure_mem.ptr); + + dev_ctx->secure_mem.ptr = NULL; + dev_ctx->secure_mem.dma_addr = 0; + dev_ctx->secure_mem.size = 0; + dev_ctx->secure_mem.pos = 0; + + /* Free non-secure shared buffer. */ + dmam_free_coherent(dev_ctx->priv->dev, MAX_DATA_SIZE_PER_USER, + dev_ctx->non_secure_mem.ptr, + dev_ctx->non_secure_mem.dma_addr); + + dev_ctx->non_secure_mem.ptr = NULL; + dev_ctx->non_secure_mem.dma_addr = 0; + dev_ctx->non_secure_mem.size = 0; + dev_ctx->non_secure_mem.pos = 0; + se_dev_ctx_shared_mem_cleanup(dev_ctx); + dev_ctx->status = SE_IF_CTX_FREE; + +exit: + up(&dev_ctx->fops_lock); + return 0; +} + +/* IOCTL entry point of a character device */ +static long se_ioctl(struct file *fp, unsigned int cmd, unsigned long arg) +{ + struct se_if_device_ctx *dev_ctx = container_of(fp->private_data, + struct se_if_device_ctx, + miscdev); + struct se_if_priv *se_if_priv = dev_ctx->priv; + int err = -EINVAL; + + /* Prevent race during change of device context */ + if (down_interruptible(&dev_ctx->fops_lock)) + return -EBUSY; + + switch (cmd) { + case SE_IOCTL_ENABLE_CMD_RCV: + if (!se_if_priv->cmd_receiver_dev) { + err = 0; + se_if_priv->cmd_receiver_dev = dev_ctx; + dev_ctx->temp_resp = kzalloc(MAX_NVM_MSG_LEN, GFP_KERNEL); + if (!dev_ctx->temp_resp) + err = -ENOMEM; + } + break; + case SE_IOCTL_GET_MU_INFO: + err = se_ioctl_get_mu_info(dev_ctx, arg); + break; + case SE_IOCTL_SETUP_IOBUF: + err = se_ioctl_setup_iobuf_handler(dev_ctx, arg); + break; + case SE_IOCTL_GET_SOC_INFO: + err = se_ioctl_get_se_soc_info_handler(dev_ctx, arg); + break; + case SE_IOCTL_CMD_SEND_RCV_RSP: + err = se_ioctl_cmd_snd_rcv_rsp_handler(dev_ctx, arg); + break; + + default: + err = -EINVAL; + dev_dbg(se_if_priv->dev, + "%s: IOCTL %.8x not supported\n", + dev_ctx->miscdev.name, + cmd); + } + + up(&dev_ctx->fops_lock); + return (long)err; +} + +/* Char driver setup */ +static const struct file_operations se_if_fops = { + .open = se_if_fops_open, + .owner = THIS_MODULE, + .release = se_if_fops_close, + .unlocked_ioctl = se_ioctl, + .read = se_if_fops_read, + .write = se_if_fops_write, +}; + +/* interface for managed res to unregister a character device */ +static void if_misc_deregister(void *miscdevice) +{ + misc_deregister(miscdevice); +} + /* interface for managed res to free a mailbox channel */ static void if_mbox_free_channel(void *mbox_chan) { @@ -274,6 +874,7 @@ static int se_probe_if_cleanup(struct platform_device *pdev) struct device *dev = &pdev->dev; struct se_if_priv *priv; int ret = 0; + int i; priv = dev_get_drvdata(dev); @@ -293,6 +894,17 @@ static int se_probe_if_cleanup(struct platform_device *pdev) priv->imem.buf = NULL; } + if (priv->ctxs) { + for (i = 0; i < priv->max_dev_ctx; i++) { + if (priv->ctxs[i]) { + devm_remove_action(dev, + if_misc_deregister, + &priv->ctxs[i]->miscdev); + misc_deregister(&priv->ctxs[i]->miscdev); + } + } + } + /* No need to check, if reserved memory is allocated * before calling for its release. Or clearing the * un-set bit. @@ -303,6 +915,74 @@ static int se_probe_if_cleanup(struct platform_device *pdev) return ret; } +static int init_device_context(struct se_if_priv *priv) +{ + const struct imx_se_node_info *info = priv->info; + struct se_if_device_ctx *dev_ctx; + u8 *devname; + int ret = 0; + int i; + + priv->ctxs = devm_kzalloc(priv->dev, sizeof(dev_ctx) * priv->max_dev_ctx, + GFP_KERNEL); + + if (!priv->ctxs) { + ret = -ENOMEM; + return ret; + } + + /* Create users */ + for (i = 0; i < priv->max_dev_ctx; i++) { + dev_ctx = devm_kzalloc(priv->dev, sizeof(*dev_ctx), GFP_KERNEL); + if (!dev_ctx) { + ret = -ENOMEM; + return ret; + } + + dev_ctx->dev = priv->dev; + dev_ctx->status = SE_IF_CTX_FREE; + dev_ctx->priv = priv; + + priv->ctxs[i] = dev_ctx; + + /* Default value invalid for an header. */ + init_waitqueue_head(&dev_ctx->wq); + + INIT_LIST_HEAD(&dev_ctx->pending_out); + INIT_LIST_HEAD(&dev_ctx->pending_in); + sema_init(&dev_ctx->fops_lock, 1); + + devname = devm_kasprintf(priv->dev, GFP_KERNEL, "%s_ch%d", + info->se_name, i); + if (!devname) { + ret = -ENOMEM; + return ret; + } + + dev_ctx->miscdev.name = devname; + dev_ctx->miscdev.minor = MISC_DYNAMIC_MINOR; + dev_ctx->miscdev.fops = &se_if_fops; + dev_ctx->miscdev.parent = priv->dev; + ret = misc_register(&dev_ctx->miscdev); + if (ret) { + dev_err(priv->dev, "failed to register misc device %d\n", + ret); + return ret; + } + + ret = devm_add_action(priv->dev, if_misc_deregister, + &dev_ctx->miscdev); + if (ret) { + dev_err(priv->dev, + "failed[%d] to add action to the misc-dev\n", + ret); + return ret; + } + } + + return ret; +} + static void se_load_firmware(const struct firmware *fw, void *context) { struct se_if_priv *priv = (struct se_if_priv *) context; @@ -463,6 +1143,16 @@ static int se_if_probe(struct platform_device *pdev) ret = 0; } + if (info->max_dev_ctx) { + ret = init_device_context(priv); + if (ret) { + dev_err(dev, + "Failed[0x%x] to create device contexts.\n", + ret); + goto exit; + } + } + dev_info(dev, "i.MX secure-enclave: %s interface to firmware, configured.\n", info->se_name); return ret; @@ -507,6 +1197,10 @@ static int se_resume(struct device *dev) { struct se_if_priv *priv = dev_get_drvdata(dev); const struct imx_se_node_info *info = priv->info; + int i; + + for (i = 0; i < priv->max_dev_ctx; i++) + wake_up_interruptible(&priv->ctxs[i]->wq); if (info && info->imem_mgmt) se_restore_imem_state(priv); diff --git a/drivers/firmware/imx/se_ctrl.h b/drivers/firmware/imx/se_ctrl.h index 7d4f439a6158..7d7469348f1d 100644 --- a/drivers/firmware/imx/se_ctrl.h +++ b/drivers/firmware/imx/se_ctrl.h @@ -13,15 +13,62 @@ #define MAX_FW_LOAD_RETRIES 50 #define RES_STATUS(x) FIELD_GET(0x000000ff, x) +#define MAX_DATA_SIZE_PER_USER (65 * 1024) +#define MAX_NVM_MSG_LEN (256) #define MESSAGING_VERSION_6 0x6 #define MESSAGING_VERSION_7 0x7 +#define SE_MU_IO_FLAGS_USE_SEC_MEM (0x02u) +#define SE_MU_IO_FLAGS_USE_SHORT_ADDR (0x04u) + struct se_imem_buf { u8 *buf; phys_addr_t phyaddr; u32 size; }; +struct se_buf_desc { + u8 *shared_buf_ptr; + u8 *usr_buf_ptr; + u32 size; + struct list_head link; +}; + +/* Status of a char device */ +enum se_if_dev_ctx_status_t { + SE_IF_CTX_FREE, + SE_IF_CTX_OPENED +}; + +struct se_shared_mem { + dma_addr_t dma_addr; + u32 size; + u32 pos; + u8 *ptr; +}; + +/* Private struct for each char device instance. */ +struct se_if_device_ctx { + struct device *dev; + struct se_if_priv *priv; + struct miscdevice miscdev; + + enum se_if_dev_ctx_status_t status; + wait_queue_head_t wq; + struct semaphore fops_lock; + + u32 pending_hdr; + struct list_head pending_in; + struct list_head pending_out; + + struct se_shared_mem secure_mem; + struct se_shared_mem non_secure_mem; + + struct se_api_msg *temp_resp; + u32 temp_resp_size; + struct notifier_block se_notify; +}; + /* Header of the messages exchange with the EdgeLock Enclave */ struct se_msg_hdr { u8 ver; @@ -96,4 +143,6 @@ void free_phybuf_mem_pool(struct device *dev, u8 *mem_pool_name, u32 *buf, u32 size); +int se_dev_ctx_cpy_out_data(struct se_if_device_ctx *dev_ctx); +void se_dev_ctx_shared_mem_cleanup(struct se_if_device_ctx *dev_ctx); #endif diff --git a/include/uapi/linux/se_ioctl.h b/include/uapi/linux/se_ioctl.h new file mode 100644 index 000000000000..c2d0a92ef626 --- /dev/null +++ b/include/uapi/linux/se_ioctl.h @@ -0,0 +1,94 @@ +/* SPDX-License-Identifier: (GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause*/ +/* + * Copyright 2024 NXP + */ + +#ifndef SE_IOCTL_H +#define SE_IOCTL_H + +/* IOCTL definitions. */ + +struct se_ioctl_setup_iobuf { + u8 *user_buf; + u32 length; + u32 flags; + u64 ele_addr; +}; + +struct se_ioctl_shared_mem_cfg { + u32 base_offset; + u32 size; +}; + +struct se_ioctl_get_if_info { + u8 se_if_id; + u8 interrupt_idx; + u8 tz; + u8 did; + u8 cmd_tag; + u8 rsp_tag; + u8 success_tag; + u8 base_api_ver; + u8 fw_api_ver; +}; + +struct se_ioctl_cmd_snd_rcv_rsp_info { + u32 *tx_buf; + int tx_buf_sz; + u32 *rx_buf; + int rx_buf_sz; +}; + +struct se_ioctl_get_soc_info { + u16 soc_id; + u16 soc_rev; +}; + +/* IO Buffer Flags */ +#define SE_IO_BUF_FLAGS_IS_OUTPUT (0x00u) +#define SE_IO_BUF_FLAGS_IS_INPUT (0x01u) +#define SE_IO_BUF_FLAGS_USE_SEC_MEM (0x02u) +#define SE_IO_BUF_FLAGS_USE_SHORT_ADDR (0x04u) +#define SE_IO_BUF_FLAGS_IS_IN_OUT (0x10u) + +/* IOCTLS */ +#define SE_IOCTL 0x0A /* like MISC_MAJOR. */ + +/* + * ioctl to designated the current fd as logical-reciever. + * This is ioctl is send when the nvm-daemon, a slave to the + * firmware is started by the user. + */ +#define SE_IOCTL_ENABLE_CMD_RCV _IO(SE_IOCTL, 0x01) + +/* + * ioctl to get the buffer allocated from the memory, which is shared + * between kernel and FW. + * Post allocation, the kernel tagged the allocated memory with: + * Output + * Input + * Input-Output + * Short address + * Secure-memory + */ +#define SE_IOCTL_SETUP_IOBUF _IOWR(SE_IOCTL, 0x03, \ + struct se_ioctl_setup_iobuf) + +/* + * ioctl to get the mu information, that is used to exchange message + * with FW, from user-spaced. + */ +#define SE_IOCTL_GET_MU_INFO _IOR(SE_IOCTL, 0x04, \ + struct se_ioctl_get_if_info) +/* + * ioctl to get SoC Info from user-space. + */ +#define SE_IOCTL_GET_SOC_INFO _IOR(SE_IOCTL, 0x06, \ + struct se_ioctl_get_soc_info) + +/* + * ioctl to send command and receive response from user-space. + */ +#define SE_IOCTL_CMD_SEND_RCV_RSP _IOWR(SE_IOCTL, 0x07, \ + struct se_ioctl_cmd_snd_rcv_rsp_info) +#endif