Message ID | 20231208-uncolored-oxidant-5ab37dd3ab84@spud (mailing list archive) |
---|---|
State | Accepted |
Commit | baa04909d10014390ed68785b26142cb436b2efc |
Headers | show |
Series | [v1] dt-bindings: riscv: permit numbers in "riscv,isa" | expand |
On 08/12/2023 17:06, Conor Dooley wrote: > From: Conor Dooley <conor.dooley@microchip.com> > > There are some extensions that contain numbers, such as Zve32f, which > are enabled by the "max" cpu type in QEMU. > > Signed-off-by: Conor Dooley <conor.dooley@microchip.com> That regex exceeded my capabilities long time ago, so just formality, FWIW: Acked-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org> Best regards, Krzysztof
Hello: This patch was applied to riscv/linux.git (for-next) by Palmer Dabbelt <palmer@rivosinc.com>: On Fri, 8 Dec 2023 16:06:51 +0000 you wrote: > From: Conor Dooley <conor.dooley@microchip.com> > > There are some extensions that contain numbers, such as Zve32f, which > are enabled by the "max" cpu type in QEMU. > > Signed-off-by: Conor Dooley <conor.dooley@microchip.com> > > [...] Here is the summary with links: - [v1] dt-bindings: riscv: permit numbers in "riscv,isa" https://git.kernel.org/riscv/c/baa04909d100 You are awesome, thank you!
diff --git a/Documentation/devicetree/bindings/riscv/extensions.yaml b/Documentation/devicetree/bindings/riscv/extensions.yaml index c91ab0e46648..92c31245d3fc 100644 --- a/Documentation/devicetree/bindings/riscv/extensions.yaml +++ b/Documentation/devicetree/bindings/riscv/extensions.yaml @@ -48,7 +48,7 @@ properties: insensitive, letters in the riscv,isa string must be all lowercase. $ref: /schemas/types.yaml#/definitions/string - pattern: ^rv(?:64|32)imaf?d?q?c?b?k?j?p?v?h?(?:[hsxz](?:[a-z])+)?(?:_[hsxz](?:[a-z])+)*$ + pattern: ^rv(?:64|32)imaf?d?q?c?b?k?j?p?v?h?(?:[hsxz](?:[0-9a-z])+)?(?:_[hsxz](?:[0-9a-z])+)*$ deprecated: true riscv,isa-base: