diff mbox

[RESEND] CLK: ARC: Set initial pll output frequency specified in device tree

Message ID 20171114122020.9800-1-Eugeniy.Paltsev@synopsys.com (mailing list archive)
State Rejected, archived
Headers show

Commit Message

Eugeniy Paltsev Nov. 14, 2017, 12:20 p.m. UTC
Add option to set initial output frequency of plls via
"clock-frequency" property in pll's device tree node.
This frequency will be set while pll driver probed.

The usage example is setting CPU clock frequency on boot
See discussion:
https://www.mail-archive.com/linux-snps-arc@lists.infradead.org/msg02689.html

Signed-off-by: Eugeniy Paltsev <Eugeniy.Paltsev@synopsys.com>
---
 .../bindings/clock/snps,hsdk-pll-clock.txt         |  5 ++++
 .../devicetree/bindings/clock/snps,pll-clock.txt   |  5 ++++
 drivers/clk/axs10x/pll_clock.c                     | 34 ++++++++++++++++++++--
 drivers/clk/clk-hsdk-pll.c                         | 34 ++++++++++++++++++++--
 4 files changed, 74 insertions(+), 4 deletions(-)

Comments

Vladimir Zapolskiy Nov. 14, 2017, 5:01 p.m. UTC | #1
On 11/14/2017 02:20 PM, Eugeniy Paltsev wrote:
> Add option to set initial output frequency of plls via
> "clock-frequency" property in pll's device tree node.
> This frequency will be set while pll driver probed.
> 
> The usage example is setting CPU clock frequency on boot
> See discussion:
> https://www.mail-archive.com/linux-snps-arc@lists.infradead.org/msg02689.html
> 
> Signed-off-by: Eugeniy Paltsev <Eugeniy.Paltsev@synopsys.com>
> ---
>  .../bindings/clock/snps,hsdk-pll-clock.txt         |  5 ++++
>  .../devicetree/bindings/clock/snps,pll-clock.txt   |  5 ++++
>  drivers/clk/axs10x/pll_clock.c                     | 34 ++++++++++++++++++++--
>  drivers/clk/clk-hsdk-pll.c                         | 34 ++++++++++++++++++++--
>  4 files changed, 74 insertions(+), 4 deletions(-)
> 
> diff --git a/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt b/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt
> index c56c755..5703059 100644
> --- a/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt
> +++ b/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt
> @@ -13,6 +13,10 @@ Required properties:
>  - clocks: shall be the input parent clock phandle for the PLL.
>  - #clock-cells: from common clock binding; Should always be set to 0.
>  
> +Optional properties:
> +- clock-frequency: output frequency generated by pll in Hz which will be set
> +while probing. Should be a single cell.
> +
>  Example:
>  	input_clk: input-clk {
>  		clock-frequency = <33333333>;
> @@ -25,4 +29,5 @@ Example:
>  		reg = <0x00 0x10>;
>  		#clock-cells = <0>;
>  		clocks = <&input_clk>;
> +		clock-frequency = <1000000000>;
>  	};
> diff --git a/Documentation/devicetree/bindings/clock/snps,pll-clock.txt b/Documentation/devicetree/bindings/clock/snps,pll-clock.txt
> index 11fe487..5908f99 100644
> --- a/Documentation/devicetree/bindings/clock/snps,pll-clock.txt
> +++ b/Documentation/devicetree/bindings/clock/snps,pll-clock.txt
> @@ -13,6 +13,10 @@ registers and second for corresponding LOCK CGU register.
>  - clocks: shall be the input parent clock phandle for the PLL.
>  - #clock-cells: from common clock binding; Should always be set to 0.
>  
> +Optional properties:
> +- clock-frequency: output frequency generated by pll in Hz which will be set
> +while probing. Should be a single cell.
> +
>  Example:
>  	input-clk: input-clk {
>  		clock-frequency = <33333333>;
> @@ -25,4 +29,5 @@ Example:
>  		reg = <0x80 0x10>, <0x100 0x10>;
>  		#clock-cells = <0>;
>  		clocks = <&input-clk>;
> +		clock-frequency = <100000000>;
>  	};

You may check Documentation/devicetree/bindings/clock/clock-bindings.txt
about how to assign initial clock rates, in general 'clock-frequency'
property is a property of clock consumers with two exceptions of simple
clock sources, namely it is used in fixed clock and PWM clock bindings.

--
With best wishes,
Vladimir
--
To unsubscribe from this list: send the line "unsubscribe linux-clk" in
the body of a message to majordomo@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html
Alexey Brodkin Nov. 14, 2017, 9:19 p.m. UTC | #2
SGkgVmxhZGltaXIsDQoNCk9uIFR1ZSwgMjAxNy0xMS0xNCBhdCAxOTowMSArMDIwMCwgVmxhZGlt
aXIgWmFwb2xza2l5IHdyb3RlOg0KPiBPbiAxMS8xNC8yMDE3IDAyOjIwIFBNLCBFdWdlbml5IFBh
bHRzZXYgd3JvdGU6DQo+ID4gDQo+ID4gQWRkIG9wdGlvbiB0byBzZXQgaW5pdGlhbCBvdXRwdXQg
ZnJlcXVlbmN5IG9mIHBsbHMgdmlhDQo+ID4gImNsb2NrLWZyZXF1ZW5jeSIgcHJvcGVydHkgaW4g
cGxsJ3MgZGV2aWNlIHRyZWUgbm9kZS4NCj4gPiBUaGlzIGZyZXF1ZW5jeSB3aWxsIGJlIHNldCB3
aGlsZSBwbGwgZHJpdmVyIHByb2JlZC4NCj4gPiANCj4gPiBUaGUgdXNhZ2UgZXhhbXBsZSBpcyBz
ZXR0aW5nIENQVSBjbG9jayBmcmVxdWVuY3kgb24gYm9vdA0KPiA+IFNlZSBkaXNjdXNzaW9uOg0K
PiA+IGh0dHBzOi8vdXJsZGVmZW5zZS5wcm9vZnBvaW50LmNvbS92Mi91cmw/dT1odHRwcy0zQV9f
d3d3Lm1haWwtMkRhcmNoaXZlLmNvbV9saW51eC0yRHNucHMtMkRhcmMtNDBsaXN0cy5pbmZyYWRl
YWQub3JnX21zZzAyNjg5Lmh0bWwmZD1Ed0lDQWcmYz1EUEw2DQo+ID4gX1hfNkprWEZ4N0FYV3FC
MHRnJnI9bHFkZWVTU0VlczBHRkREbDY1NmVWaVhPN2JyZVM1NXl0V2tocGs1UjgxSSZtPXZURm9T
djFFOE55UUM4bnFlNnB3dnVURHhHdkVlZmhBZEd3QW9BQk9yWTQmcz1zYm1NbmN6ZEtQMzE3Yk45
NzNjWm4yV2NZRjI5a1ZNTFcNCj4gPiBjaFlmaFNHVDJNJmU9DQo+ID4gDQo+ID4gU2lnbmVkLW9m
Zi1ieTogRXVnZW5peSBQYWx0c2V2IDxFdWdlbml5LlBhbHRzZXZAc3lub3BzeXMuY29tPg0KPiA+
IC0tLQ0KPiA+IMKgLi4uL2JpbmRpbmdzL2Nsb2NrL3NucHMsaHNkay1wbGwtY2xvY2sudHh0wqDC
oMKgwqDCoMKgwqDCoMKgfMKgwqA1ICsrKysNCj4gPiDCoC4uLi9kZXZpY2V0cmVlL2JpbmRpbmdz
L2Nsb2NrL3NucHMscGxsLWNsb2NrLnR4dMKgwqDCoHzCoMKgNSArKysrDQo+ID4gwqBkcml2ZXJz
L2Nsay9heHMxMHgvcGxsX2Nsb2NrLmPCoMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKg
wqDCoMKgwqB8IDM0ICsrKysrKysrKysrKysrKysrKysrLS0NCj4gPiDCoGRyaXZlcnMvY2xrL2Ns
ay1oc2RrLXBsbC5jwqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDC
oMKgwqB8IDM0ICsrKysrKysrKysrKysrKysrKysrLS0NCj4gPiDCoDQgZmlsZXMgY2hhbmdlZCwg
NzQgaW5zZXJ0aW9ucygrKSwgNCBkZWxldGlvbnMoLSkNCj4gPiANCj4gPiBkaWZmIC0tZ2l0IGEv
RG9jdW1lbnRhdGlvbi9kZXZpY2V0cmVlL2JpbmRpbmdzL2Nsb2NrL3NucHMsaHNkay1wbGwtY2xv
Y2sudHh0IGIvRG9jdW1lbnRhdGlvbi9kZXZpY2V0cmVlL2JpbmRpbmdzL2Nsb2NrL3NucHMsaHNk
ay1wbGwtY2xvY2sudHh0DQo+ID4gaW5kZXggYzU2Yzc1NS4uNTcwMzA1OSAxMDA2NDQNCj4gPiAt
LS0gYS9Eb2N1bWVudGF0aW9uL2RldmljZXRyZWUvYmluZGluZ3MvY2xvY2svc25wcyxoc2RrLXBs
bC1jbG9jay50eHQNCj4gPiArKysgYi9Eb2N1bWVudGF0aW9uL2RldmljZXRyZWUvYmluZGluZ3Mv
Y2xvY2svc25wcyxoc2RrLXBsbC1jbG9jay50eHQNCj4gPiBAQCAtMTMsNiArMTMsMTAgQEAgUmVx
dWlyZWQgcHJvcGVydGllczoNCj4gPiDCoC0gY2xvY2tzOiBzaGFsbCBiZSB0aGUgaW5wdXQgcGFy
ZW50IGNsb2NrIHBoYW5kbGUgZm9yIHRoZSBQTEwuDQo+ID4gwqAtICNjbG9jay1jZWxsczogZnJv
bSBjb21tb24gY2xvY2sgYmluZGluZzsgU2hvdWxkIGFsd2F5cyBiZSBzZXQgdG8gMC4NCj4gPiDC
oA0KPiA+ICtPcHRpb25hbCBwcm9wZXJ0aWVzOg0KPiA+ICstIGNsb2NrLWZyZXF1ZW5jeTogb3V0
cHV0IGZyZXF1ZW5jeSBnZW5lcmF0ZWQgYnkgcGxsIGluIEh6IHdoaWNoIHdpbGwgYmUgc2V0DQo+
ID4gK3doaWxlIHByb2JpbmcuIFNob3VsZCBiZSBhIHNpbmdsZSBjZWxsLg0KPiA+ICsNCj4gPiDC
oEV4YW1wbGU6DQo+ID4gwqAJaW5wdXRfY2xrOiBpbnB1dC1jbGsgew0KPiA+IMKgCQljbG9jay1m
cmVxdWVuY3kgPSA8MzMzMzMzMzM+Ow0KPiA+IEBAIC0yNSw0ICsyOSw1IEBAIEV4YW1wbGU6DQo+
ID4gwqAJCXJlZyA9IDwweDAwIDB4MTA+Ow0KPiA+IMKgCQkjY2xvY2stY2VsbHMgPSA8MD47DQo+
ID4gwqAJCWNsb2NrcyA9IDwmaW5wdXRfY2xrPjsNCj4gPiArCQljbG9jay1mcmVxdWVuY3kgPSA8
MTAwMDAwMDAwMD47DQo+ID4gwqAJfTsNCj4gPiBkaWZmIC0tZ2l0IGEvRG9jdW1lbnRhdGlvbi9k
ZXZpY2V0cmVlL2JpbmRpbmdzL2Nsb2NrL3NucHMscGxsLWNsb2NrLnR4dCBiL0RvY3VtZW50YXRp
b24vZGV2aWNldHJlZS9iaW5kaW5ncy9jbG9jay9zbnBzLHBsbC1jbG9jay50eHQNCj4gPiBpbmRl
eCAxMWZlNDg3Li41OTA4Zjk5IDEwMDY0NA0KPiA+IC0tLSBhL0RvY3VtZW50YXRpb24vZGV2aWNl
dHJlZS9iaW5kaW5ncy9jbG9jay9zbnBzLHBsbC1jbG9jay50eHQNCj4gPiArKysgYi9Eb2N1bWVu
dGF0aW9uL2RldmljZXRyZWUvYmluZGluZ3MvY2xvY2svc25wcyxwbGwtY2xvY2sudHh0DQo+ID4g
QEAgLTEzLDYgKzEzLDEwIEBAIHJlZ2lzdGVycyBhbmQgc2Vjb25kIGZvciBjb3JyZXNwb25kaW5n
IExPQ0sgQ0dVIHJlZ2lzdGVyLg0KPiA+IMKgLSBjbG9ja3M6IHNoYWxsIGJlIHRoZSBpbnB1dCBw
YXJlbnQgY2xvY2sgcGhhbmRsZSBmb3IgdGhlIFBMTC4NCj4gPiDCoC0gI2Nsb2NrLWNlbGxzOiBm
cm9tIGNvbW1vbiBjbG9jayBiaW5kaW5nOyBTaG91bGQgYWx3YXlzIGJlIHNldCB0byAwLg0KPiA+
IMKgDQo+ID4gK09wdGlvbmFsIHByb3BlcnRpZXM6DQo+ID4gKy0gY2xvY2stZnJlcXVlbmN5OiBv
dXRwdXQgZnJlcXVlbmN5IGdlbmVyYXRlZCBieSBwbGwgaW4gSHogd2hpY2ggd2lsbCBiZSBzZXQN
Cj4gPiArd2hpbGUgcHJvYmluZy4gU2hvdWxkIGJlIGEgc2luZ2xlIGNlbGwuDQo+ID4gKw0KPiA+
IMKgRXhhbXBsZToNCj4gPiDCoAlpbnB1dC1jbGs6IGlucHV0LWNsayB7DQo+ID4gwqAJCWNsb2Nr
LWZyZXF1ZW5jeSA9IDwzMzMzMzMzMz47DQo+ID4gQEAgLTI1LDQgKzI5LDUgQEAgRXhhbXBsZToN
Cj4gPiDCoAkJcmVnID0gPDB4ODAgMHgxMD4sIDwweDEwMCAweDEwPjsNCj4gPiDCoAkJI2Nsb2Nr
LWNlbGxzID0gPDA+Ow0KPiA+IMKgCQljbG9ja3MgPSA8JmlucHV0LWNsaz47DQo+ID4gKwkJY2xv
Y2stZnJlcXVlbmN5ID0gPDEwMDAwMDAwMD47DQo+ID4gwqAJfTsNCj4gDQo+IFlvdSBtYXkgY2hl
Y2sgRG9jdW1lbnRhdGlvbi9kZXZpY2V0cmVlL2JpbmRpbmdzL2Nsb2NrL2Nsb2NrLWJpbmRpbmdz
LnR4dA0KPiBhYm91dCBob3cgdG8gYXNzaWduIGluaXRpYWwgY2xvY2sgcmF0ZXMsIGluIGdlbmVy
YWwgJ2Nsb2NrLWZyZXF1ZW5jeScNCj4gcHJvcGVydHkgaXMgYSBwcm9wZXJ0eSBvZiBjbG9jayBj
b25zdW1lcnMgd2l0aCB0d28gZXhjZXB0aW9ucyBvZiBzaW1wbGUNCj4gY2xvY2sgc291cmNlcywg
bmFtZWx5IGl0IGlzIHVzZWQgaW4gZml4ZWQgY2xvY2sgYW5kIFBXTSBjbG9jayBiaW5kaW5ncy4N
Cg0KSSB0aGluayB0aGF0J3Mgd2hhdCB3ZSBhZ3JlZWQgb24gd2l0aCBSb2IgSGVycmluZyBiYWNr
IGluIHRoZSBkYXkuDQpIYXZlIHlvdSBjaGVja2VkIHRoaXMgcG9zdCBvZiBoaW0gb24gdGhlIHRv
cGljPw0KaHR0cDovL2xpc3RzLmluZnJhZGVhZC5vcmcvcGlwZXJtYWlsL2xpbnV4LXNucHMtYXJj
LzIwMTctU2VwdGVtYmVyLzAwMjkwOS5odG1sDQoNCkp1c3QgRllJIGl0IGFsbCBzdGFydGVkIGZy
b20gbXkgcXVlc3Rpb24gaGVyZToNCmh0dHA6Ly9saXN0cy5pbmZyYWRlYWQub3JnL3BpcGVybWFp
bC9saW51eC1zbnBzLWFyYy8yMDE3LVNlcHRlbWJlci8wMDI5MDAuaHRtbA0KDQotQWxleGV5
--
To unsubscribe from this list: send the line "unsubscribe linux-clk" in
the body of a message to majordomo@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html
Stephen Boyd Nov. 14, 2017, 11:46 p.m. UTC | #3
On 11/14, Alexey Brodkin wrote:
> Hi Vladimir,
> 
> On Tue, 2017-11-14 at 19:01 +0200, Vladimir Zapolskiy wrote:
> > On 11/14/2017 02:20 PM, Eugeniy Paltsev wrote:
> > > 
> > > Add option to set initial output frequency of plls via
> > > "clock-frequency" property in pll's device tree node.
> > > This frequency will be set while pll driver probed.
> > > 
> > > The usage example is setting CPU clock frequency on boot
> > > See discussion:
> > > https://urldefense.proofpoint.com/v2/url?u=https-3A__www.mail-2Darchive.com_linux-2Dsnps-2Darc-40lists.infradead.org_msg02689.html&d=DwICAg&c=DPL6
> > > _X_6JkXFx7AXWqB0tg&r=lqdeeSSEes0GFDDl656eViXO7breS55ytWkhpk5R81I&m=vTFoSv1E8NyQC8nqe6pwvuTDxGvEefhAdGwAoABOrY4&s=sbmMnczdKP317bN973cZn2WcYF29kVMLW
> > > chYfhSGT2M&e=
> > > 
> > > Signed-off-by: Eugeniy Paltsev <Eugeniy.Paltsev@synopsys.com>
> > > ---
> > >  .../bindings/clock/snps,hsdk-pll-clock.txt         |  5 ++++
> > >  .../devicetree/bindings/clock/snps,pll-clock.txt   |  5 ++++
> > >  drivers/clk/axs10x/pll_clock.c                     | 34 ++++++++++++++++++++--
> > >  drivers/clk/clk-hsdk-pll.c                         | 34 ++++++++++++++++++++--
> > >  4 files changed, 74 insertions(+), 4 deletions(-)
> > > 
> > > diff --git a/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt b/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt
> > > index c56c755..5703059 100644
> > > --- a/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt
> > > +++ b/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt
> > > @@ -13,6 +13,10 @@ Required properties:
> > >  - clocks: shall be the input parent clock phandle for the PLL.
> > >  - #clock-cells: from common clock binding; Should always be set to 0.
> > >  
> > > +Optional properties:
> > > +- clock-frequency: output frequency generated by pll in Hz which will be set
> > > +while probing. Should be a single cell.
> > > +
> > >  Example:
> > >  	input_clk: input-clk {
> > >  		clock-frequency = <33333333>;
> > > @@ -25,4 +29,5 @@ Example:
> > >  		reg = <0x00 0x10>;
> > >  		#clock-cells = <0>;
> > >  		clocks = <&input_clk>;
> > > +		clock-frequency = <1000000000>;
> > >  	};
> > > diff --git a/Documentation/devicetree/bindings/clock/snps,pll-clock.txt b/Documentation/devicetree/bindings/clock/snps,pll-clock.txt
> > > index 11fe487..5908f99 100644
> > > --- a/Documentation/devicetree/bindings/clock/snps,pll-clock.txt
> > > +++ b/Documentation/devicetree/bindings/clock/snps,pll-clock.txt
> > > @@ -13,6 +13,10 @@ registers and second for corresponding LOCK CGU register.
> > >  - clocks: shall be the input parent clock phandle for the PLL.
> > >  - #clock-cells: from common clock binding; Should always be set to 0.
> > >  
> > > +Optional properties:
> > > +- clock-frequency: output frequency generated by pll in Hz which will be set
> > > +while probing. Should be a single cell.
> > > +
> > >  Example:
> > >  	input-clk: input-clk {
> > >  		clock-frequency = <33333333>;
> > > @@ -25,4 +29,5 @@ Example:
> > >  		reg = <0x80 0x10>, <0x100 0x10>;
> > >  		#clock-cells = <0>;
> > >  		clocks = <&input-clk>;
> > > +		clock-frequency = <100000000>;
> > >  	};
> > 
> > You may check Documentation/devicetree/bindings/clock/clock-bindings.txt
> > about how to assign initial clock rates, in general 'clock-frequency'
> > property is a property of clock consumers with two exceptions of simple
> > clock sources, namely it is used in fixed clock and PWM clock bindings.
> 
> I think that's what we agreed on with Rob Herring back in the day.
> Have you checked this post of him on the topic?
> http://lists.infradead.org/pipermail/linux-snps-arc/2017-September/002909.html
> 
> Just FYI it all started from my question here:
> http://lists.infradead.org/pipermail/linux-snps-arc/2017-September/002900.html

Why can't we use assigned-clock-rates? That would basically call
clk_set_rate() on the clk once it's added.
Eugeniy Paltsev Dec. 9, 2017, 1:50 p.m. UTC | #4
T24gVHVlLCAyMDE3LTExLTE0IGF0IDE1OjQ2IC0wODAwLCBzYm95ZEBjb2RlYXVyb3JhLm9yZyB3
cm90ZToNCj4gT24gMTEvMTQsIEFsZXhleSBCcm9ka2luIHdyb3RlOg0KPiA+IEhpIFZsYWRpbWly
LA0KPiA+IA0KPiA+IE9uIFR1ZSwgMjAxNy0xMS0xNCBhdCAxOTowMSArMDIwMCwgVmxhZGltaXIg
WmFwb2xza2l5IHdyb3RlOg0KPiA+ID4gT24gMTEvMTQvMjAxNyAwMjoyMCBQTSwgRXVnZW5peSBQ
YWx0c2V2IHdyb3RlOg0KPiA+ID4gPiANCj4gPiA+ID4gQWRkIG9wdGlvbiB0byBzZXQgaW5pdGlh
bCBvdXRwdXQgZnJlcXVlbmN5IG9mIHBsbHMgdmlhDQo+ID4gPiA+ICJjbG9jay1mcmVxdWVuY3ki
IHByb3BlcnR5IGluIHBsbCdzIGRldmljZSB0cmVlIG5vZGUuDQo+ID4gPiA+IFRoaXMgZnJlcXVl
bmN5IHdpbGwgYmUgc2V0IHdoaWxlIHBsbCBkcml2ZXIgcHJvYmVkLg0KPiA+ID4gPiANCj4gPiA+
ID4gVGhlIHVzYWdlIGV4YW1wbGUgaXMgc2V0dGluZyBDUFUgY2xvY2sgZnJlcXVlbmN5IG9uIGJv
b3QNCj4gPiA+ID4gU2VlIGRpc2N1c3Npb246DQo+ID4gPiA+IGh0dHBzOi8vdXJsZGVmZW5zZS5w
cm9vZnBvaW50LmNvbS92Mi91cmw/dT1odHRwcy0zQV9fd3d3Lm1haWwtMkRhcmNoaXZlLmNvbV9s
aW51eC0yRHNucHMtMkRhcmMtNDBsaXN0cy5pbmZyYWRlYWQub3JnX21zZzAyNjg5Lmh0bWwmZD1E
d0lDQWcmYz0NCj4gPiA+ID4gRFBMNg0KPiA+ID4gPiBfWF82SmtYRng3QVhXcUIwdGcmcj1scWRl
ZVNTRWVzMEdGRERsNjU2ZVZpWE83YnJlUzU1eXRXa2hwazVSODFJJm09dlRGb1N2MUU4TnlRQzhu
cWU2cHd2dVREeEd2RWVmaEFkR3dBb0FCT3JZNCZzPXNibU1uY3pkS1AzMTdiTjk3M2NabjJXY1lG
MjlrDQo+ID4gPiA+IFZNTFcNCj4gPiA+ID4gY2hZZmhTR1QyTSZlPQ0KPiA+ID4gPiANCj4gPiA+
ID4gU2lnbmVkLW9mZi1ieTogRXVnZW5peSBQYWx0c2V2IDxFdWdlbml5LlBhbHRzZXZAc3lub3Bz
eXMuY29tPg0KPiA+ID4gPiAtLS0NCj4gPiA+ID4gwqAuLi4vYmluZGluZ3MvY2xvY2svc25wcyxo
c2RrLXBsbC1jbG9jay50eHTCoMKgwqDCoMKgwqDCoMKgwqB8wqDCoDUgKysrKw0KPiA+ID4gPiDC
oC4uLi9kZXZpY2V0cmVlL2JpbmRpbmdzL2Nsb2NrL3NucHMscGxsLWNsb2NrLnR4dMKgwqDCoHzC
oMKgNSArKysrDQo+ID4gPiA+IMKgZHJpdmVycy9jbGsvYXhzMTB4L3BsbF9jbG9jay5jwqDCoMKg
wqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKgfCAzNCArKysrKysrKysrKysrKysr
KysrKy0tDQo+ID4gPiA+IMKgZHJpdmVycy9jbGsvY2xrLWhzZGstcGxsLmPCoMKgwqDCoMKgwqDC
oMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDCoMKgwqDCoHwgMzQgKysrKysrKysrKysrKysr
KysrKystLQ0KPiA+ID4gPiDCoDQgZmlsZXMgY2hhbmdlZCwgNzQgaW5zZXJ0aW9ucygrKSwgNCBk
ZWxldGlvbnMoLSkNCj4gPiA+ID4gDQo+ID4gPiA+IGRpZmYgLS1naXQgYS9Eb2N1bWVudGF0aW9u
L2RldmljZXRyZWUvYmluZGluZ3MvY2xvY2svc25wcyxoc2RrLXBsbC1jbG9jay50eHQgYi9Eb2N1
bWVudGF0aW9uL2RldmljZXRyZWUvYmluZGluZ3MvY2xvY2svc25wcyxoc2RrLXBsbC1jbG9jay50
eHQNCj4gPiA+ID4gaW5kZXggYzU2Yzc1NS4uNTcwMzA1OSAxMDA2NDQNCj4gPiA+ID4gLS0tIGEv
RG9jdW1lbnRhdGlvbi9kZXZpY2V0cmVlL2JpbmRpbmdzL2Nsb2NrL3NucHMsaHNkay1wbGwtY2xv
Y2sudHh0DQo+ID4gPiA+ICsrKyBiL0RvY3VtZW50YXRpb24vZGV2aWNldHJlZS9iaW5kaW5ncy9j
bG9jay9zbnBzLGhzZGstcGxsLWNsb2NrLnR4dA0KPiA+ID4gPiBAQCAtMTMsNiArMTMsMTAgQEAg
UmVxdWlyZWQgcHJvcGVydGllczoNCj4gPiA+ID4gwqAtIGNsb2Nrczogc2hhbGwgYmUgdGhlIGlu
cHV0IHBhcmVudCBjbG9jayBwaGFuZGxlIGZvciB0aGUgUExMLg0KPiA+ID4gPiDCoC0gI2Nsb2Nr
LWNlbGxzOiBmcm9tIGNvbW1vbiBjbG9jayBiaW5kaW5nOyBTaG91bGQgYWx3YXlzIGJlIHNldCB0
byAwLg0KPiA+ID4gPiDCoA0KPiA+ID4gPiArT3B0aW9uYWwgcHJvcGVydGllczoNCj4gPiA+ID4g
Ky0gY2xvY2stZnJlcXVlbmN5OiBvdXRwdXQgZnJlcXVlbmN5IGdlbmVyYXRlZCBieSBwbGwgaW4g
SHogd2hpY2ggd2lsbCBiZSBzZXQNCj4gPiA+ID4gK3doaWxlIHByb2JpbmcuIFNob3VsZCBiZSBh
IHNpbmdsZSBjZWxsLg0KPiA+ID4gPiArDQo+ID4gPiA+IMKgRXhhbXBsZToNCj4gPiA+ID4gwqAJ
aW5wdXRfY2xrOiBpbnB1dC1jbGsgew0KPiA+ID4gPiDCoAkJY2xvY2stZnJlcXVlbmN5ID0gPDMz
MzMzMzMzPjsNCj4gPiA+ID4gQEAgLTI1LDQgKzI5LDUgQEAgRXhhbXBsZToNCj4gPiA+ID4gwqAJ
CXJlZyA9IDwweDAwIDB4MTA+Ow0KPiA+ID4gPiDCoAkJI2Nsb2NrLWNlbGxzID0gPDA+Ow0KPiA+
ID4gPiDCoAkJY2xvY2tzID0gPCZpbnB1dF9jbGs+Ow0KPiA+ID4gPiArCQljbG9jay1mcmVxdWVu
Y3kgPSA8MTAwMDAwMDAwMD47DQo+ID4gPiA+IMKgCX07DQo+ID4gPiA+IGRpZmYgLS1naXQgYS9E
b2N1bWVudGF0aW9uL2RldmljZXRyZWUvYmluZGluZ3MvY2xvY2svc25wcyxwbGwtY2xvY2sudHh0
IGIvRG9jdW1lbnRhdGlvbi9kZXZpY2V0cmVlL2JpbmRpbmdzL2Nsb2NrL3NucHMscGxsLWNsb2Nr
LnR4dA0KPiA+ID4gPiBpbmRleCAxMWZlNDg3Li41OTA4Zjk5IDEwMDY0NA0KPiA+ID4gPiAtLS0g
YS9Eb2N1bWVudGF0aW9uL2RldmljZXRyZWUvYmluZGluZ3MvY2xvY2svc25wcyxwbGwtY2xvY2su
dHh0DQo+ID4gPiA+ICsrKyBiL0RvY3VtZW50YXRpb24vZGV2aWNldHJlZS9iaW5kaW5ncy9jbG9j
ay9zbnBzLHBsbC1jbG9jay50eHQNCj4gPiA+ID4gQEAgLTEzLDYgKzEzLDEwIEBAIHJlZ2lzdGVy
cyBhbmQgc2Vjb25kIGZvciBjb3JyZXNwb25kaW5nIExPQ0sgQ0dVIHJlZ2lzdGVyLg0KPiA+ID4g
PiDCoC0gY2xvY2tzOiBzaGFsbCBiZSB0aGUgaW5wdXQgcGFyZW50IGNsb2NrIHBoYW5kbGUgZm9y
IHRoZSBQTEwuDQo+ID4gPiA+IMKgLSAjY2xvY2stY2VsbHM6IGZyb20gY29tbW9uIGNsb2NrIGJp
bmRpbmc7IFNob3VsZCBhbHdheXMgYmUgc2V0IHRvIDAuDQo+ID4gPiA+IMKgDQo+ID4gPiA+ICtP
cHRpb25hbCBwcm9wZXJ0aWVzOg0KPiA+ID4gPiArLSBjbG9jay1mcmVxdWVuY3k6IG91dHB1dCBm
cmVxdWVuY3kgZ2VuZXJhdGVkIGJ5IHBsbCBpbiBIeiB3aGljaCB3aWxsIGJlIHNldA0KPiA+ID4g
PiArd2hpbGUgcHJvYmluZy4gU2hvdWxkIGJlIGEgc2luZ2xlIGNlbGwuDQo+ID4gPiA+ICsNCj4g
PiA+ID4gwqBFeGFtcGxlOg0KPiA+ID4gPiDCoAlpbnB1dC1jbGs6IGlucHV0LWNsayB7DQo+ID4g
PiA+IMKgCQljbG9jay1mcmVxdWVuY3kgPSA8MzMzMzMzMzM+Ow0KPiA+ID4gPiBAQCAtMjUsNCAr
MjksNSBAQCBFeGFtcGxlOg0KPiA+ID4gPiDCoAkJcmVnID0gPDB4ODAgMHgxMD4sIDwweDEwMCAw
eDEwPjsNCj4gPiA+ID4gwqAJCSNjbG9jay1jZWxscyA9IDwwPjsNCj4gPiA+ID4gwqAJCWNsb2Nr
cyA9IDwmaW5wdXQtY2xrPjsNCj4gPiA+ID4gKwkJY2xvY2stZnJlcXVlbmN5ID0gPDEwMDAwMDAw
MD47DQo+ID4gPiA+IMKgCX07DQo+ID4gPiANCj4gPiA+IFlvdSBtYXkgY2hlY2sgRG9jdW1lbnRh
dGlvbi9kZXZpY2V0cmVlL2JpbmRpbmdzL2Nsb2NrL2Nsb2NrLWJpbmRpbmdzLnR4dA0KPiA+ID4g
YWJvdXQgaG93IHRvIGFzc2lnbiBpbml0aWFsIGNsb2NrIHJhdGVzLCBpbiBnZW5lcmFsICdjbG9j
ay1mcmVxdWVuY3knDQo+ID4gPiBwcm9wZXJ0eSBpcyBhIHByb3BlcnR5IG9mIGNsb2NrIGNvbnN1
bWVycyB3aXRoIHR3byBleGNlcHRpb25zIG9mIHNpbXBsZQ0KPiA+ID4gY2xvY2sgc291cmNlcywg
bmFtZWx5IGl0IGlzIHVzZWQgaW4gZml4ZWQgY2xvY2sgYW5kIFBXTSBjbG9jayBiaW5kaW5ncy4N
Cj4gPiANCj4gPiBJIHRoaW5rIHRoYXQncyB3aGF0IHdlIGFncmVlZCBvbiB3aXRoIFJvYiBIZXJy
aW5nIGJhY2sgaW4gdGhlIGRheS4NCj4gPiBIYXZlIHlvdSBjaGVja2VkIHRoaXMgcG9zdCBvZiBo
aW0gb24gdGhlIHRvcGljPw0KPiA+IGh0dHBzOi8vdXJsZGVmZW5zZS5wcm9vZnBvaW50LmNvbS92
Mi91cmw/dT1odHRwLTNBX19saXN0cy5pbmZyYWRlYWQub3JnX3BpcGVybWFpbF9saW51eC0yRHNu
cHMtMkRhcmNfMjAxNy0yRFNlcHRlbWJlcl8wMDI5MDkuaHRtbCZkPUR3SURBdyZjPURQTDZfDQo+
ID4gWF82SmtYRng3QVhXcUIwdGcmcj1abEpOMU1yaVBVVGtCS0NyUFN4NjdHbWFwbEVVR2NBRWs5
eVB0Q0xkVVhJJm09WDBXOHA1Zk9qaXlWaEsxMjE2TGt0YjV5SDNvalRTWmhkblFoRWlJVmowayZz
PXlHSmZIYmpIMlQ3NVllSUpMQjE0X2lEamZzS2kxRTVhYVgNCj4gPiBZdTNRSkJVSWsmZT0NCj4g
PiANCj4gPiBKdXN0IEZZSSBpdCBhbGwgc3RhcnRlZCBmcm9tIG15IHF1ZXN0aW9uIGhlcmU6DQo+
ID4gaHR0cHM6Ly91cmxkZWZlbnNlLnByb29mcG9pbnQuY29tL3YyL3VybD91PWh0dHAtM0FfX2xp
c3RzLmluZnJhZGVhZC5vcmdfcGlwZXJtYWlsX2xpbnV4LTJEc25wcy0yRGFyY18yMDE3LTJEU2Vw
dGVtYmVyXzAwMjkwMC5odG1sJmQ9RHdJREF3JmM9RFBMNl8NCj4gPiBYXzZKa1hGeDdBWFdxQjB0
ZyZyPVpsSk4xTXJpUFVUa0JLQ3JQU3g2N0dtYXBsRVVHY0FFazl5UHRDTGRVWEkmbT1YMFc4cDVm
T2ppeVZoSzEyMTZMa3RiNXlIM29qVFNaaGRuUWhFaUlWajBrJnM9Smt6dDJHX0o0YUU5SmZlUFBR
NTdsZG5yRldlUzU3UmhmYw0KPiA+IE1odW45Mm9VMCZlPQ0KPiANCj4gV2h5IGNhbid0IHdlIHVz
ZSBhc3NpZ25lZC1jbG9jay1yYXRlcz8gVGhhdCB3b3VsZCBiYXNpY2FsbHkgY2FsbA0KPiBjbGtf
c2V0X3JhdGUoKSBvbiB0aGUgY2xrIG9uY2UgaXQncyBhZGRlZC4NCg0KVGhhbmtzIGZvciB0aGUg
aGludCwgYXNzaWduZWQtY2xvY2stcmF0ZXMgd29ya3MgZm9yIHVzLg0KDQotLSANCsKgRXVnZW5p
eSBQYWx0c2V2
--
To unsubscribe from this list: send the line "unsubscribe linux-clk" in
the body of a message to majordomo@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html
diff mbox

Patch

diff --git a/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt b/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt
index c56c755..5703059 100644
--- a/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt
+++ b/Documentation/devicetree/bindings/clock/snps,hsdk-pll-clock.txt
@@ -13,6 +13,10 @@  Required properties:
 - clocks: shall be the input parent clock phandle for the PLL.
 - #clock-cells: from common clock binding; Should always be set to 0.
 
+Optional properties:
+- clock-frequency: output frequency generated by pll in Hz which will be set
+while probing. Should be a single cell.
+
 Example:
 	input_clk: input-clk {
 		clock-frequency = <33333333>;
@@ -25,4 +29,5 @@  Example:
 		reg = <0x00 0x10>;
 		#clock-cells = <0>;
 		clocks = <&input_clk>;
+		clock-frequency = <1000000000>;
 	};
diff --git a/Documentation/devicetree/bindings/clock/snps,pll-clock.txt b/Documentation/devicetree/bindings/clock/snps,pll-clock.txt
index 11fe487..5908f99 100644
--- a/Documentation/devicetree/bindings/clock/snps,pll-clock.txt
+++ b/Documentation/devicetree/bindings/clock/snps,pll-clock.txt
@@ -13,6 +13,10 @@  registers and second for corresponding LOCK CGU register.
 - clocks: shall be the input parent clock phandle for the PLL.
 - #clock-cells: from common clock binding; Should always be set to 0.
 
+Optional properties:
+- clock-frequency: output frequency generated by pll in Hz which will be set
+while probing. Should be a single cell.
+
 Example:
 	input-clk: input-clk {
 		clock-frequency = <33333333>;
@@ -25,4 +29,5 @@  Example:
 		reg = <0x80 0x10>, <0x100 0x10>;
 		#clock-cells = <0>;
 		clocks = <&input-clk>;
+		clock-frequency = <100000000>;
 	};
diff --git a/drivers/clk/axs10x/pll_clock.c b/drivers/clk/axs10x/pll_clock.c
index 25d8c24..3f4345d 100644
--- a/drivers/clk/axs10x/pll_clock.c
+++ b/drivers/clk/axs10x/pll_clock.c
@@ -11,6 +11,7 @@ 
 #include <linux/platform_device.h>
 #include <linux/module.h>
 #include <linux/clk-provider.h>
+#include <linux/clk.h>
 #include <linux/delay.h>
 #include <linux/err.h>
 #include <linux/device.h>
@@ -215,6 +216,25 @@  static const struct clk_ops axs10x_pll_ops = {
 	.set_rate = axs10x_pll_set_rate,
 };
 
+static void set_pll_rate_from_of(struct clk *clk, struct device_node *node)
+{
+	u32 requested_rate;
+
+	/* If we specify initial pll output frequency try to set it */
+	if (of_property_read_u32(node, "clock-frequency", &requested_rate))
+		return;
+
+	if (clk_prepare_enable(clk)) {
+		pr_err("Cannot enable %s clock.\n", node->name);
+		return;
+	}
+
+	if (clk_set_rate(clk, requested_rate))
+		pr_err("Cannot set %s clock rate.\n", node->name);
+
+	pr_debug("Set %s clock to %u\n", node->name, requested_rate);
+}
+
 static int axs10x_pll_clk_probe(struct platform_device *pdev)
 {
 	struct device *dev = &pdev->dev;
@@ -258,8 +278,15 @@  static int axs10x_pll_clk_probe(struct platform_device *pdev)
 		return ret;
 	}
 
-	return of_clk_add_hw_provider(dev->of_node, of_clk_hw_simple_get,
-			&pll_clk->hw);
+	ret =  of_clk_add_hw_provider(dev->of_node, of_clk_hw_simple_get,
+				      &pll_clk->hw);
+	if (ret)
+		return ret;
+
+	/* If we specify initial pll output frequency in dts try to set it */
+	set_pll_rate_from_of(pll_clk->hw.clk, dev->of_node);
+
+	return 0;
 }
 
 static int axs10x_pll_clk_remove(struct platform_device *pdev)
@@ -311,6 +338,9 @@  static void __init of_axs10x_pll_clk_setup(struct device_node *node)
 		goto err_unregister_clk;
 	}
 
+	/* If we specify initial pll output frequency in dts try to set it */
+	set_pll_rate_from_of(pll_clk->hw.clk, node);
+
 	return;
 
 err_unregister_clk:
diff --git a/drivers/clk/clk-hsdk-pll.c b/drivers/clk/clk-hsdk-pll.c
index bbf23717..74fd006 100644
--- a/drivers/clk/clk-hsdk-pll.c
+++ b/drivers/clk/clk-hsdk-pll.c
@@ -9,6 +9,7 @@ 
  */
 
 #include <linux/clk-provider.h>
+#include <linux/clk.h>
 #include <linux/delay.h>
 #include <linux/device.h>
 #include <linux/err.h>
@@ -295,6 +296,25 @@  static const struct clk_ops hsdk_pll_ops = {
 	.set_rate = hsdk_pll_set_rate,
 };
 
+static void set_pll_rate_from_of(struct clk *clk, struct device_node *node)
+{
+	u32 requested_rate;
+
+	/* If we specify initial pll output frequency try to set it */
+	if (of_property_read_u32(node, "clock-frequency", &requested_rate))
+		return;
+
+	if (clk_prepare_enable(clk)) {
+		pr_err("Cannot enable %s clock.\n", node->name);
+		return;
+	}
+
+	if (clk_set_rate(clk, requested_rate))
+		pr_err("Cannot set %s clock rate.\n", node->name);
+
+	pr_debug("Set %s clock to %u\n", node->name, requested_rate);
+}
+
 static int hsdk_pll_clk_probe(struct platform_device *pdev)
 {
 	int ret;
@@ -340,8 +360,15 @@  static int hsdk_pll_clk_probe(struct platform_device *pdev)
 		return ret;
 	}
 
-	return of_clk_add_hw_provider(dev->of_node, of_clk_hw_simple_get,
-			&pll_clk->hw);
+	ret =  of_clk_add_hw_provider(dev->of_node, of_clk_hw_simple_get,
+				      &pll_clk->hw);
+	if (ret)
+		return ret;
+
+	/* If we specify initial pll output frequency in dts try to set it */
+	set_pll_rate_from_of(pll_clk->hw.clk, dev->of_node);
+
+	return 0;
 }
 
 static int hsdk_pll_clk_remove(struct platform_device *pdev)
@@ -400,6 +427,9 @@  static void __init of_hsdk_pll_clk_setup(struct device_node *node)
 		goto err_unmap_spec_regs;
 	}
 
+	/* If we specify initial pll output frequency in dts try to set it */
+	set_pll_rate_from_of(pll_clk->hw.clk, node);
+
 	return;
 
 err_unmap_spec_regs: