diff mbox series

riscv: dts: starfive: fix jh7110 qspi sort order

Message ID 20230815-scurvy-jujitsu-4fced586cffc@spud (mailing list archive)
State Accepted
Headers show
Series riscv: dts: starfive: fix jh7110 qspi sort order | expand

Checks

Context Check Description
conchuod/tree_selection fail Failed to apply to next/pending-fixes, riscv/for-next or riscv/master

Commit Message

Conor Dooley Aug. 15, 2023, 10:38 a.m. UTC
From: Conor Dooley <conor.dooley@microchip.com>

Emil pointed out that "13010000 sorts after 12070000". Reshuffle the
entries to be in-order.

Reported-by: Emil Renner Berthing <emil.renner.berthing@canonical.com>
Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
---
 arch/riscv/boot/dts/starfive/jh7110.dtsi | 38 ++++++++++++------------
 1 file changed, 19 insertions(+), 19 deletions(-)

Comments

Emil Renner Berthing Aug. 15, 2023, 10:42 a.m. UTC | #1
On Tue, 15 Aug 2023 at 12:38, Conor Dooley <conor@kernel.org> wrote:
>
> From: Conor Dooley <conor.dooley@microchip.com>
>
> Emil pointed out that "13010000 sorts after 12070000". Reshuffle the
> entries to be in-order.
>
> Reported-by: Emil Renner Berthing <emil.renner.berthing@canonical.com>

Thanks!
Reviewed-by: Emil Renner Berthing <emil.renner.berthign@canonical.com>

> Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
> ---
>  arch/riscv/boot/dts/starfive/jh7110.dtsi | 38 ++++++++++++------------
>  1 file changed, 19 insertions(+), 19 deletions(-)
>
> diff --git a/arch/riscv/boot/dts/starfive/jh7110.dtsi b/arch/riscv/boot/dts/starfive/jh7110.dtsi
> index 9aa563898868..e85464c328d0 100644
> --- a/arch/riscv/boot/dts/starfive/jh7110.dtsi
> +++ b/arch/riscv/boot/dts/starfive/jh7110.dtsi
> @@ -676,25 +676,6 @@ i2c6: i2c@12060000 {
>                         status = "disabled";
>                 };
>
> -               qspi: spi@13010000 {
> -                       compatible = "starfive,jh7110-qspi", "cdns,qspi-nor";
> -                       reg = <0x0 0x13010000 0x0 0x10000>,
> -                             <0x0 0x21000000 0x0 0x400000>;
> -                       interrupts = <25>;
> -                       clocks = <&syscrg JH7110_SYSCLK_QSPI_REF>,
> -                                <&syscrg JH7110_SYSCLK_QSPI_AHB>,
> -                                <&syscrg JH7110_SYSCLK_QSPI_APB>;
> -                       clock-names = "ref", "ahb", "apb";
> -                       resets = <&syscrg JH7110_SYSRST_QSPI_APB>,
> -                                <&syscrg JH7110_SYSRST_QSPI_AHB>,
> -                                <&syscrg JH7110_SYSRST_QSPI_REF>;
> -                       reset-names = "qspi", "qspi-ocp", "rstc_ref";
> -                       cdns,fifo-depth = <256>;
> -                       cdns,fifo-width = <4>;
> -                       cdns,trigger-address = <0x0>;
> -                       status = "disabled";
> -               };
> -
>                 spi3: spi@12070000 {
>                         compatible = "arm,pl022", "arm,primecell";
>                         reg = <0x0 0x12070000 0x0 0x10000>;
> @@ -767,6 +748,25 @@ sfctemp: temperature-sensor@120e0000 {
>                         #thermal-sensor-cells = <0>;
>                 };
>
> +               qspi: spi@13010000 {
> +                       compatible = "starfive,jh7110-qspi", "cdns,qspi-nor";
> +                       reg = <0x0 0x13010000 0x0 0x10000>,
> +                             <0x0 0x21000000 0x0 0x400000>;
> +                       interrupts = <25>;
> +                       clocks = <&syscrg JH7110_SYSCLK_QSPI_REF>,
> +                                <&syscrg JH7110_SYSCLK_QSPI_AHB>,
> +                                <&syscrg JH7110_SYSCLK_QSPI_APB>;
> +                       clock-names = "ref", "ahb", "apb";
> +                       resets = <&syscrg JH7110_SYSRST_QSPI_APB>,
> +                                <&syscrg JH7110_SYSRST_QSPI_AHB>,
> +                                <&syscrg JH7110_SYSRST_QSPI_REF>;
> +                       reset-names = "qspi", "qspi-ocp", "rstc_ref";
> +                       cdns,fifo-depth = <256>;
> +                       cdns,fifo-width = <4>;
> +                       cdns,trigger-address = <0x0>;
> +                       status = "disabled";
> +               };
> +
>                 syscrg: clock-controller@13020000 {
>                         compatible = "starfive,jh7110-syscrg";
>                         reg = <0x0 0x13020000 0x0 0x10000>;
> --
> 2.39.2
>
Conor Dooley Aug. 15, 2023, 1:24 p.m. UTC | #2
On Tue, Aug 15, 2023 at 12:42:25PM +0200, Emil Renner Berthing wrote:
> On Tue, 15 Aug 2023 at 12:38, Conor Dooley <conor@kernel.org> wrote:
> >
> > From: Conor Dooley <conor.dooley@microchip.com>
> >
> > Emil pointed out that "13010000 sorts after 12070000". Reshuffle the
> > entries to be in-order.
> >
> > Reported-by: Emil Renner Berthing <emil.renner.berthing@canonical.com>
> 
> Thanks!
> Reviewed-by: Emil Renner Berthing <emil.renner.berthign@canonical.com>

Should be pushed. I'll send it this window if I am supposed to take the
Beagle Ahead bits, otherwise at some point in the future...
diff mbox series

Patch

diff --git a/arch/riscv/boot/dts/starfive/jh7110.dtsi b/arch/riscv/boot/dts/starfive/jh7110.dtsi
index 9aa563898868..e85464c328d0 100644
--- a/arch/riscv/boot/dts/starfive/jh7110.dtsi
+++ b/arch/riscv/boot/dts/starfive/jh7110.dtsi
@@ -676,25 +676,6 @@  i2c6: i2c@12060000 {
 			status = "disabled";
 		};
 
-		qspi: spi@13010000 {
-			compatible = "starfive,jh7110-qspi", "cdns,qspi-nor";
-			reg = <0x0 0x13010000 0x0 0x10000>,
-			      <0x0 0x21000000 0x0 0x400000>;
-			interrupts = <25>;
-			clocks = <&syscrg JH7110_SYSCLK_QSPI_REF>,
-				 <&syscrg JH7110_SYSCLK_QSPI_AHB>,
-				 <&syscrg JH7110_SYSCLK_QSPI_APB>;
-			clock-names = "ref", "ahb", "apb";
-			resets = <&syscrg JH7110_SYSRST_QSPI_APB>,
-				 <&syscrg JH7110_SYSRST_QSPI_AHB>,
-				 <&syscrg JH7110_SYSRST_QSPI_REF>;
-			reset-names = "qspi", "qspi-ocp", "rstc_ref";
-			cdns,fifo-depth = <256>;
-			cdns,fifo-width = <4>;
-			cdns,trigger-address = <0x0>;
-			status = "disabled";
-		};
-
 		spi3: spi@12070000 {
 			compatible = "arm,pl022", "arm,primecell";
 			reg = <0x0 0x12070000 0x0 0x10000>;
@@ -767,6 +748,25 @@  sfctemp: temperature-sensor@120e0000 {
 			#thermal-sensor-cells = <0>;
 		};
 
+		qspi: spi@13010000 {
+			compatible = "starfive,jh7110-qspi", "cdns,qspi-nor";
+			reg = <0x0 0x13010000 0x0 0x10000>,
+			      <0x0 0x21000000 0x0 0x400000>;
+			interrupts = <25>;
+			clocks = <&syscrg JH7110_SYSCLK_QSPI_REF>,
+				 <&syscrg JH7110_SYSCLK_QSPI_AHB>,
+				 <&syscrg JH7110_SYSCLK_QSPI_APB>;
+			clock-names = "ref", "ahb", "apb";
+			resets = <&syscrg JH7110_SYSRST_QSPI_APB>,
+				 <&syscrg JH7110_SYSRST_QSPI_AHB>,
+				 <&syscrg JH7110_SYSRST_QSPI_REF>;
+			reset-names = "qspi", "qspi-ocp", "rstc_ref";
+			cdns,fifo-depth = <256>;
+			cdns,fifo-width = <4>;
+			cdns,trigger-address = <0x0>;
+			status = "disabled";
+		};
+
 		syscrg: clock-controller@13020000 {
 			compatible = "starfive,jh7110-syscrg";
 			reg = <0x0 0x13020000 0x0 0x10000>;